EFFICIENT TESTS FOR CMOS VLSI CIRCUITS

被引:0
|
作者
RADHAKRISHNAN, D [1 ]
LAI, CM [1 ]
机构
[1] NATL SEMICOND CORP,SANTA CLARA,CA 95052
基金
美国国家航空航天局;
关键词
D O I
10.1080/00207219108925456
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new concept, the path testing approach, is introduced in this paper. This approach leads to the simultaneous testing of a set of MOS transistors in a particular path in a CMOS circuit instead of individual ones. Using this concept, we generate two procedures, one based on the Karnaugh map and the other based on a modified Quine-McCluskey tabular approach, to identify a minimal robust test set for a direct CMOS complementary gate. The test set derived from these procedures is implementation independent, and it can be used for detecting both single and multiple faults.
引用
收藏
页码:29 / 43
页数:15
相关论文
共 50 条
  • [41] DELAY OPTIMIZATION OF DIGITAL CMOS VLSI CIRCUITS BY TRANSISTOR REORDERING
    CARLSON, BS
    LEE, SJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (10) : 1183 - 1192
  • [42] Machine Learning Based Power Estimation for CMOS VLSI Circuits
    Govindaraj, V
    Arunadevi, B.
    APPLIED ARTIFICIAL INTELLIGENCE, 2021, 35 (13) : 1043 - 1055
  • [43] CMOS sensors for on-line thermal monitoring of VLSI circuits
    Szekely, V
    Marta, C
    Kohari, Z
    Rencz, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (03) : 270 - 276
  • [44] Analysis and design of PTAT temperature sensor in digital CMOS VLSI circuits
    Golda, A.
    Kos, A.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 415 - +
  • [45] Leakage current reduction in CMOS VLSI circuits by input vector control
    Abdollahi, A
    Fallah, F
    Pedram, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) : 140 - 154
  • [46] New statistical method for maximum power estimation in CMOS VLSI circuits
    Evmorfopoulos, N.E.
    Avaritsiotis, J.N.
    Active and Passive Electronic Components, 2000, 22 (03) : 215 - 233
  • [47] Adaptive Thermal Monitoring of Deep-Submicron CMOS VLSI Circuits
    Zjajo, Amir
    van der Meijs, Nick
    van Leuken, Rene
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (04) : 403 - 413
  • [48] AN EXTENSION OF PROBABILISTIC SIMULATION FOR RELIABILITY-ANALYSIS OF CMOS VLSI CIRCUITS
    NAJM, FN
    HAJJ, IN
    YANG, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (11) : 1372 - 1381
  • [49] Analog subcircuit maintenance in mixed-signal CMOS VLSI circuits
    Chu, WS
    Current, KW
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 139 - 142
  • [50] APPLICATION OF CMOS-VLSI CIRCUITS IN ADVANCED CARDIAC-PACEMAKERS
    PRIBYL, W
    ANDERSEN, H
    ARTIFICIAL ORGANS, 1988, 12 (03) : 263 - 263