BIT-LEVEL PIPELINED DIGIT-SERIAL MULTIPLIER

被引:10
|
作者
AGGOUN, A
ASHUR, A
IBRAHIM, MK
机构
[1] Department of Electrical and Electronic Engineering, University of Nottingham, Nottingham
关键词
D O I
10.1080/00207219308907196
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new cell architecture for high performance digit-serial computation is presented. The design of this cell is based on the feed forward of the carry digit, which allows a high level of pipelining to increase the throughput rate with minimum latency. This will give designers greater flexibility in finding the best trade-off between hardware cost and throughput rate. A twin-pipe architecture to double the throughput rate of digit-serial/parallel multipliers is also presented. The effects of the number of pipelining levels and the twin architecture on the throughput rate and hardware cost are presented. A two's complement digit-serial/parallel multiplier which can operate on both negative and positive numbers is also presented.
引用
收藏
页码:1209 / 1219
页数:11
相关论文
共 50 条
  • [41] A DIGIT-SERIAL COMPILER OPERATOR LIBRARY
    HARTLEY, R
    CORBETT, P
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 641 - 646
  • [42] Efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2001, : 205 - 208
  • [43] Digit-Serial Pipeline Sorter Architecture
    Chang, Yun-Nan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (02): : 241 - 249
  • [44] A NEW DIGIT-SERIAL DIVIDER ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (01) : 133 - 140
  • [45] Digit-Serial GNB Multiplier Based on TMVP Approach over GF(2m)
    Yang, Chun-Sheng
    Pan, Jeng-Shyang
    Lee, Chiou-Yng
    2013 SECOND INTERNATIONAL CONFERENCE ON ROBOT, VISION AND SIGNAL PROCESSING (RVSP), 2013, : 123 - 128
  • [46] Design of a digit-serial multiplier over GF(2m) using a karatsuba algorithm
    Lee, Trong-Yen
    Liu, Min-Jea
    Huang, Chia-Han
    Fan, Chia-Chen
    Tsai, Chia-Chun
    Wu, Haixia
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2019, 42 (07) : 602 - 612
  • [47] Design and characterisation of a CMOS VLSI self-timed multiplier architecture based on a bit-level pipelined-array structure
    Acosta, AJ
    Jimenez, R
    Barriga, A
    Bellido, MJ
    Valencia, M
    Huertas, JL
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (04): : 247 - 253
  • [48] Optimization of Area in Digit-Serial Multiple Constant Multiplications at Gate-Level
    Aksoy, Levent
    Lazzari, Cristiano
    Costa, Eduardo
    Flores, Paulo
    Monteiro, Jose
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2737 - 2740
  • [49] An RSFQ flexible-precision multiplier utilizing bit-level processing
    Kito, Nobutaka
    Takagi, Kazuyoshi
    33RD INTERNATIONAL SYMPOSIUM ON SUPERCONDUCTIVITY (ISS2020), 2021, 1975
  • [50] Low-power digit-serial multipliers
    Chang, YN
    Satyanarayana, JH
    Parhi, KK
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2164 - 2167