Design of a digit-serial multiplier over GF(2m) using a karatsuba algorithm

被引:2
|
作者
Lee, Trong-Yen [1 ]
Liu, Min-Jea [1 ]
Huang, Chia-Han [1 ]
Fan, Chia-Chen [2 ]
Tsai, Chia-Chun [3 ]
Wu, Haixia [4 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei, Taiwan
[2] Natl Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
[3] Nanhua Univ, Dept Comp Sci & Informat Engn, Chiayi, Taiwan
[4] Beijing Inst Technol, Sch Informat & Elect, Beijing, Peoples R China
关键词
Digit-serial multiplier; finite-field; Karatsuba algorithm; PARALLEL SYSTOLIC MULTIPLIERS; IMPLEMENTATION; 2(M);
D O I
10.1080/02533839.2019.1644200
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A Karatsuba algorithm (KA) is used for highly accurate multiplication using a divide and conquer approach. A new approach to a polynomial digit-serial multiplier that uses an optimal digit size (d) for KA decomposition has recently been proposed. In this study, the proposed architecture uses three small multipliers to derive an optimal digit size (d) for the case of trinomial based fields. Using the proposed KA decomposition, this study establishes five types of sub-quadratic multipliers, which are, the recombined m-bit exponentiation multipliers using a KA. The theoretical results show that the proposed polynomial exponentiation multipliers that use a KA have a value of (d x m)/2 and involve significantly less time and area complexity than existing digit-serial multipliers. The simulation results for the proposed method demonstrate a respective 68.20%, 77.37%, 72%, 83.18%, 36.66% decrease in area x time over GF(2(36)), GF(2(84)), GF(2(126)), GF(2(204)) and GF(2(340)).
引用
收藏
页码:602 / 612
页数:11
相关论文
共 50 条
  • [1] Low Complexity Digit-serial Multiplier Over GF(2m) Using Karatsuba Technology
    Lee, Trong-Yen
    Liu, Min-Jea
    Fan, Chia-Chen
    Tsai, Chia-Chun
    Wu, Haixia
    2013 SEVENTH INTERNATIONAL CONFERENCE ON COMPLEX, INTELLIGENT, AND SOFTWARE INTENSIVE SYSTEMS (CISIS), 2013, : 461 - 466
  • [2] A novel digit-serial dual basis systolic karatsuba multiplier over GF(2m)
    Lin, J.-M. (jimmy@fcu.edu.tw), 1600, Computer Society of the Republic of China (23):
  • [3] Super Digit-Serial Systolic Multiplier Over GF(2m)
    Lee, Chiou-Yng
    2012 SIXTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING (ICGEC), 2012, : 509 - 513
  • [4] A digit-serial multiplier for finite field GF(2m)
    Kim, CH
    Hong, CP
    Kwon, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (04) : 476 - 483
  • [5] Digit-serial systolic multiplier for finite fields GF(2m)
    Guo, JH
    Wang, CL
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (02): : 143 - 148
  • [6] Digit-Serial GNB Multiplier Based on TMVP Approach over GF(2m)
    Yang, Chun-Sheng
    Pan, Jeng-Shyang
    Lee, Chiou-Yng
    2013 SECOND INTERNATIONAL CONFERENCE ON ROBOT, VISION AND SIGNAL PROCESSING (RVSP), 2013, : 123 - 128
  • [7] Subquadratic Space-Complexity Digit-Serial Multipliers Over GF(2m) Using Generalized (a,b)-Way Karatsuba Algorithm
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (04) : 1091 - 1098
  • [8] Low space-complexity digit-serial dual basis systolic multiplier over Galois field GF(2m) using Hankel matrix and Karatsuba algorithm
    Hua, Ying Yan
    Lin, Jim-Min
    Chiou, Che Wun
    Lee, Chiou-Yng
    Liu, Yong Huan
    IET INFORMATION SECURITY, 2013, 7 (02) : 75 - 86
  • [9] A fast digit-serial systolic multiplier for finite field GF(2m)
    Kim, Chang Hoon
    Kwon, Soonhak
    Hong, Chun Pyo
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1268 - 1271
  • [10] A New digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E128 - E133