BIT-LEVEL PIPELINED DIGIT-SERIAL MULTIPLIER

被引:10
|
作者
AGGOUN, A
ASHUR, A
IBRAHIM, MK
机构
[1] Department of Electrical and Electronic Engineering, University of Nottingham, Nottingham
关键词
D O I
10.1080/00207219308907196
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new cell architecture for high performance digit-serial computation is presented. The design of this cell is based on the feed forward of the carry digit, which allows a high level of pipelining to increase the throughput rate with minimum latency. This will give designers greater flexibility in finding the best trade-off between hardware cost and throughput rate. A twin-pipe architecture to double the throughput rate of digit-serial/parallel multipliers is also presented. The effects of the number of pipelining levels and the twin architecture on the throughput rate and hardware cost are presented. A two's complement digit-serial/parallel multiplier which can operate on both negative and positive numbers is also presented.
引用
收藏
页码:1209 / 1219
页数:11
相关论文
共 50 条
  • [31] 4-Bit Serial-Parallel Multiplier and Bit-Level Systolic Architecture for Implementation of Discrete Orthogonal Transforms
    Murty, M. N.
    Nayak, S. S.
    Padhy, B.
    Panda, S. N.
    GLOBAL TRENDS IN COMPUTING AND COMMUNICATION SYSTEMS, PT 1, 2012, 269 : 91 - +
  • [32] DIGIT-SERIAL PROCESSING TECHNIQUES
    HARTLEY, R
    CORBETT, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (06): : 707 - 719
  • [33] A bit-level pipelined VLSI architecture for the running order algorithm
    Chen, CT
    Chen, LG
    Hsiao, JH
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1997, 45 (08) : 2140 - 2144
  • [34] Bit-level pipelined VLSI architecture for running order algorithm
    Taiwan Univ, Taipei, Taiwan
    IEEE Trans Signal Process, 8 (2140-2144):
  • [35] A fast digit-serial systolic multiplier for finite field GF(2m)
    Kim, Chang Hoon
    Kwon, Soonhak
    Hong, Chun Pyo
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1268 - 1271
  • [36] A New digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E128 - E133
  • [37] High-performance digit-serial complex-number multiplier-accumulator
    Chang, YN
    Parhi, KK
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 211 - 213
  • [38] An efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, CH
    Han, SD
    Hong, CP
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 361 - 365
  • [39] Unified digit-serial multiplier/inverter in finite field GF(2m)
    Fan, Junfeng
    Verbauwhede, Ingrid
    2008 IEEE INTERNATIONAL WORKSHOP ON HARDWARE-ORIENTED SECURITY AND TRUST, 2008, : 72 - 75
  • [40] Digit-Serial Pipeline Sorter Architecture
    Yun-Nan Chang
    Journal of Signal Processing Systems, 2010, 61 : 241 - 249