Bit-Level Pipelined 2-D Digital Filters for Real-Time Image Processing

被引:11
|
作者
Wu, Cheng-Wen [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
46;
D O I
10.1109/76.109143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Bit-level systolic arrays for real-time 2-D FIR and IIR filters am presented. Two-dimensional Iteration and retiming techniques an depicted to illustrate block pipeline 2-D IIR filters, which guarantee high throughput operation for real-time applications. The block (parallel) systolic architectures are refined down to the bit level. By doing so we increase the filter's throughput rate as well as decrease the filter's development and manufacturing costs. We Improve the AP figure from O(N(2)W(3)) by the previous design to O(N(2)W(2)), Le., by a factor of O(W). Pipelining at the bit level is the major reason for this improvement. Another advantage of our design Is that It has a simpler wire routing and control circuitry. In summary. our systolic-array realizations are 1) more cost effective; 2) more regular structurally; 3) composed of bit-level cells and latches; 4) fully pipelined at The bit level.
引用
收藏
页码:22 / 34
页数:13
相关论文
共 50 条
  • [31] Pipelined virtual camera configuration for real-time image processing based on FPGA
    Jin, Seung Hun
    Cho, Jung Uk
    Jeon, Jae Wook
    2007 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS, VOLS 1-5, 2007, : 183 - 188
  • [32] A Fast and Area Efficient 2-D Convolver for Real Time Image Processing
    Yadav, Dharmendra Kumar
    Gupta, Ajay Kumar
    Mishra, Amit Kumar
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 2060 - 2065
  • [33] A highly-modular pipelined VLSI architecture for 2-D FIR digital filters
    Hsieh, CT
    Kim, SP
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 137 - 140
  • [34] REAL-TIME DIGITAL-DISPLAY WITH ADJUSTABLE PERSISTENCE TIME FOR 2-D DETECTORS
    LEYENDECKER, P
    VONTHRON, N
    BOULIN, CJ
    JOURNAL DE PHYSIQUE, 1986, 47 (C-5): : 167 - 173
  • [35] A bit-level systolic 2D-IIR digital filter without feedback
    Hu, ZJ
    Gaston, F
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1063 - 1066
  • [36] High throughput and low-latency implementation of bit-level systolic architecture for 1D and 2D digital filters
    Mohanty, BK
    Meher, PK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (02): : 91 - 99
  • [37] 2-D pipelined adaptive filters based on 2-D delayed LMS algorithm
    Matsubara, K
    Nishikawa, K
    Kiya, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (06) : 1009 - 1014
  • [38] REAL-TIME IMAGE PROCESSING BY DISTRIBUTED ARITHMETIC IMPLEMENTATION OF TWO-DIMENSIONAL DIGITAL FILTERS.
    Jaggernauth, Jeff
    Loui, Alexander C.P.
    Venetsanopoulos, Anastasios N.
    1600, (ASSP-33):
  • [39] EFFICIENT BIT-LEVEL SYSTOLIC ARRAY IMPLEMENTATION OF FIR AND IIR DIGITAL-FILTERS
    WANG, CL
    WEI, CH
    CHEN, SH
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (03) : 484 - 493
  • [40] Implementation of Digital Filters for Real-Time PPG Signal Processing in VLC
    Priyadharsini, R.
    Kunthavai, A.
    FLUCTUATION AND NOISE LETTERS, 2023, 22 (01):