Bit-Level Pipelined 2-D Digital Filters for Real-Time Image Processing

被引:11
|
作者
Wu, Cheng-Wen [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
46;
D O I
10.1109/76.109143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Bit-level systolic arrays for real-time 2-D FIR and IIR filters am presented. Two-dimensional Iteration and retiming techniques an depicted to illustrate block pipeline 2-D IIR filters, which guarantee high throughput operation for real-time applications. The block (parallel) systolic architectures are refined down to the bit level. By doing so we increase the filter's throughput rate as well as decrease the filter's development and manufacturing costs. We Improve the AP figure from O(N(2)W(3)) by the previous design to O(N(2)W(2)), Le., by a factor of O(W). Pipelining at the bit level is the major reason for this improvement. Another advantage of our design Is that It has a simpler wire routing and control circuitry. In summary. our systolic-array realizations are 1) more cost effective; 2) more regular structurally; 3) composed of bit-level cells and latches; 4) fully pipelined at The bit level.
引用
收藏
页码:22 / 34
页数:13
相关论文
共 50 条
  • [21] Bit-level systolic imlementation of 1-D and 2-D discrete wavelet transform
    Nayak, SS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (01): : 25 - 32
  • [22] Reconfigurable pipelined 2-D convolvers for fast digital signal processing
    Bosi, B
    Bois, G
    Savaria, Y
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (03) : 299 - 308
  • [23] Low-light-level image system with real-time digital image processing function
    Li, WS
    Chi, ZY
    Chen, WJ
    SEMICONDUCTOR OPTOELECTRONIC DEVICE MANUFACTURING AND APPLICATIONS, 2001, 4602 : 169 - 172
  • [24] 2-D FILTER IMPLEMENTATIONS FOR REAL-TIME SIGNAL-PROCESSING
    GNANASEKARAN, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (05): : 587 - 590
  • [25] Implementation of one bit delay 2-D IIR digital filters
    Hu, Z
    King, G
    AlDabass, D
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 489 - 492
  • [26] 2-D real-time arithmetic operations using optical coherence properties: image processing applications
    Benkelfat, B. -E.
    El Wardi, S.
    Zghal, M.
    Alfalou, A.
    ENABLING PHOTONICS TECHNOLOGIES FOR DEFENSE, SECURITY, AND AEROSPACE APPLICATIONS VIII, 2012, 8397
  • [27] Real-time digital image stabilization using Kalman filters
    Ertürk, S
    REAL-TIME IMAGING, 2002, 8 (04) : 317 - 328
  • [28] Graphical System for Real-Time Digital Image Processing
    Mica, Ivan
    Prinosil, Jiri
    Pfeifer, Vaclav
    31ST INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING TSP 2008, 2008, : 154 - 155
  • [29] PARALLEL BIT-LEVEL PIPELINED VLSI DESIGNS FOR HIGH-SPEED SIGNAL-PROCESSING
    HATAMIAN, M
    CASH, GL
    PROCEEDINGS OF THE IEEE, 1987, 75 (09) : 1192 - 1202
  • [30] A pipelined reconfigurable architecture for real-time image processing of robot vision servoing
    Wang, Fuzhi
    Huang, Dagui
    Sheng, Ge
    2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 2264 - 2269