Bit-Level Pipelined 2-D Digital Filters for Real-Time Image Processing

被引:11
|
作者
Wu, Cheng-Wen [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
46;
D O I
10.1109/76.109143
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Bit-level systolic arrays for real-time 2-D FIR and IIR filters am presented. Two-dimensional Iteration and retiming techniques an depicted to illustrate block pipeline 2-D IIR filters, which guarantee high throughput operation for real-time applications. The block (parallel) systolic architectures are refined down to the bit level. By doing so we increase the filter's throughput rate as well as decrease the filter's development and manufacturing costs. We Improve the AP figure from O(N(2)W(3)) by the previous design to O(N(2)W(2)), Le., by a factor of O(W). Pipelining at the bit level is the major reason for this improvement. Another advantage of our design Is that It has a simpler wire routing and control circuitry. In summary. our systolic-array realizations are 1) more cost effective; 2) more regular structurally; 3) composed of bit-level cells and latches; 4) fully pipelined at The bit level.
引用
收藏
页码:22 / 34
页数:13
相关论文
共 50 条
  • [1] SYSTOLIC REALIZATION OF 2-D DIGITAL-FILTERS FOR REAL-TIME IMAGE-PROCESSING
    RANK, K
    UNBEHAUEN, R
    FREQUENZ, 1991, 45 (11-12) : 258 - 261
  • [2] IMPLEMENTATION OF 2-D FILTERS FOR REAL-TIME PROCESSING
    RANK, K
    UNBEHAUEN, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (09): : 1252 - 1255
  • [3] APPLICATION OF BIT-LEVEL SYSTOLIC ARRAYS TO PIPELINED ARCHITECTURES FOR WAVE DIGITAL-FILTERS
    SUMMERFIELD, S
    LAWSON, S
    SYSTOLIC ARRAY PROCESSORS, 1989, : 504 - 513
  • [4] MULTIPROCESSOR IMPLEMENTATION OF 2-D DENOMINATOR-SEPARABLE DIGITAL-FILTERS FOR REAL-TIME PROCESSING
    DABBAGH, MY
    ALEXANDER, WE
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (06): : 872 - 881
  • [5] 2-D ANALOG FILTERS FOR REAL-TIME VIDEO SIGNAL-PROCESSING
    KAUFMAN, HJ
    SIDAHMED, MA
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1990, 36 (02) : 137 - 141
  • [6] A multiplierless 2-D convolver chip for real-time image processing
    Sch. of Elec. and Comp. Engineering, Ajou University, San 5, Wonchun-Dong, Yeongtong-Ku, Suwon 442-749, Korea, Republic of
    不详
    不详
    不详
    不详
    不详
    不详
    1600, 63-71 (August 2004):
  • [7] A 2-D CONVOLVER ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING
    LANDETA, D
    MALINOWSKI, CW
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING IV, PTS 1-3, 1989, 1199 : 1095 - 1105
  • [8] A Multiplierless 2-D Convolver Chip for Real-Time Image Processing
    Myung H. Sunwoo
    Seong K. Oh
    Journal of VLSI signal processing systems for signal, image and video technology, 2004, 38 : 63 - 71
  • [9] An efficient 2-D convolver chip for real-time image processing
    Eun, SY
    Sunwoo, MH
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 329 - 330
  • [10] A multiplierless 2-D convolver chip for real-time image processing
    Sunwoo, MH
    Oh, SK
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2004, 38 (01): : 63 - 71