An Alternate Approach to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects

被引:1
|
作者
Saini, Sandeep [1 ]
Kumar, A. Mahesh [1 ]
Veeramachaneni, Sreehari [1 ]
Srinivas, M. B. [2 ]
机构
[1] Int Inst Informat Technol Hyderabad, Ctr VLSI & Embedded Syst Technol, Hyderabad 500032, Andhra Pradesh, India
[2] Birla Inst Technol & Sci, Elect & Commun Engn, Hyderabad 500078, Andhra Pradesh, India
关键词
Buffer Insertion; Power Reduction; Delay Reduction;
D O I
10.1166/jolpe.2010.1090
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In VLSI interconnects, buffers are used to restore the signal level affected by the parasitic such as line capacitance, inductance, etc.. However buffers have a certain switching time that contributes to overall signal delay. Further, transitions that occur in interconnects give rise to crosstalk delay. Thus the overall delay in interconnects is due to the combined effect of both buffers and the crosstalk delay. In this work, replacement of buffers with Schmitt trigger is proposed for signal restoration. Since the threshold voltage of Schmitt trigger can be designed to be lower than that of buffer, signal can rise early while a large noise margin of Schmitt trigger helps in reducing the noise glitches due to crosstalk. Simulation results show that the Schmitt trigger approach gives 20% delay reduction as compared to 10.4% in case of buffer.
引用
收藏
页码:429 / 435
页数:7
相关论文
共 50 条
  • [41] Multilayer optical interconnects design: switching components and insertion loss reduction approach
    Mokhtari, Mohammad Reza
    Baghban, Hamed
    Soofi, Hadi
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2018, 69 (03): : 226 - 232
  • [42] Analytical delay models for VLSI interconnects under ramp input
    Kahng, AB
    Masuko, K
    Muddu, S
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 30 - 36
  • [43] MINIMIZATION OF DELAY AND CROSSTALK IN HIGH-SPEED VLSI INTERCONNECTS
    ZHANG, QJ
    LUM, S
    NAKHLA, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1992, 40 (07) : 1555 - 1563
  • [44] An Efficient Delay Estimation Model for High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 1358 - 1362
  • [45] An Analytical Crosstalk and Delay Model for VLSI RLC Coupled Interconnects
    Maheshwari, V.
    Khare, K.
    Jha, S. K.
    Kar, R.
    Manda, D., I
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1568 - 1572
  • [46] Bus-Encoding Schemes for Minimizing Delay in VLSI Interconnects
    Sainarayanan, K. S.
    Raghunandan, C.
    Srinivas, M. B.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 184 - 189
  • [47] Multi-dimensional model reduction of VLSI interconnects
    Gunupudi, P
    Nakhla, M
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 499 - 502
  • [48] Crosstalk Reduction by Voltage Scaling in Global VLSI Interconnects
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2007, 2 (03): : 199 - 221
  • [49] Crosstalk analysis and repeater insertion in crosstalk aware coupled VLSI interconnects
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    Agarwal, R. P.
    Joshi, R. C.
    MICROELECTRONICS INTERNATIONAL, 2006, 23 (03) : 55 - 63
  • [50] Buffer insertion for clock delay and skew minimization
    Zeng, X.
    Zhou, D.
    Li, Wei
    Proceedings of the International Symposium on Physical Design, 1999, : 36 - 41