An Alternate Approach to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects

被引:1
|
作者
Saini, Sandeep [1 ]
Kumar, A. Mahesh [1 ]
Veeramachaneni, Sreehari [1 ]
Srinivas, M. B. [2 ]
机构
[1] Int Inst Informat Technol Hyderabad, Ctr VLSI & Embedded Syst Technol, Hyderabad 500032, Andhra Pradesh, India
[2] Birla Inst Technol & Sci, Elect & Commun Engn, Hyderabad 500078, Andhra Pradesh, India
关键词
Buffer Insertion; Power Reduction; Delay Reduction;
D O I
10.1166/jolpe.2010.1090
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In VLSI interconnects, buffers are used to restore the signal level affected by the parasitic such as line capacitance, inductance, etc.. However buffers have a certain switching time that contributes to overall signal delay. Further, transitions that occur in interconnects give rise to crosstalk delay. Thus the overall delay in interconnects is due to the combined effect of both buffers and the crosstalk delay. In this work, replacement of buffers with Schmitt trigger is proposed for signal restoration. Since the threshold voltage of Schmitt trigger can be designed to be lower than that of buffer, signal can rise early while a large noise margin of Schmitt trigger helps in reducing the noise glitches due to crosstalk. Simulation results show that the Schmitt trigger approach gives 20% delay reduction as compared to 10.4% in case of buffer.
引用
收藏
页码:429 / 435
页数:7
相关论文
共 50 条
  • [21] Reduction of RLC tree delay using bidirectional buffer repeater insertion
    Lee, Trong-Yen
    Fan, Yang-Hsin
    Tsai, Chia-Chun
    ICICIC 2006: FIRST INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING, INFORMATION AND CONTROL, VOL 2, PROCEEDINGS, 2006, : 515 - +
  • [22] Simultaneous placement and buffer planning for reduction of power consumption in interconnects and repeaters
    Murgan, T.
    Mitea, O.
    Pandey, S.
    Bacinschi, P. B.
    Glesner, M.
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 302 - +
  • [23] A hierarchical approach for power reduction in VLSI chips
    Arunachalam, P
    Abraham, J
    dAbreu, M
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 182 - 185
  • [24] Optimized Delay and Power Performances for Multi-walled CNT in Global VLSI Interconnects
    Majumder, Manoj Kumar
    Das, Pankaj Kumar
    Kaushik, B. K.
    Manhas, S. K.
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [25] Power distribution-analysis of VLSI interconnects using model order reduction
    Shin, Y
    Sakurai, T
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (06) : 739 - 745
  • [26] Bus encoder design for crosstalk and power reduction in RLC modelled VLSI interconnects
    Verma, S. K.
    Kaushik, B. K.
    JOURNAL OF ENGINEERING DESIGN AND TECHNOLOGY, 2015, 13 (03) : 486 - 498
  • [27] Estimation of power distribution in VLSI interconnects
    Shin, Y
    Sakurai, T
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 370 - 375
  • [28] Effects of buffer insertion on the average/peak power ratio in CMOS VLSI digital circuits
    Acosta, Antonio J.
    Mora, Jose M.
    Castro, Javier
    Parra, Pilar
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [29] An Analytical Delay Reduction Strategy for Buffer-Inserted Global Interconnects in VDSM Technologies
    Zangeneh, Mahmoud
    Masoumi, Nasser
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 470 - 475
  • [30] Delay Model for VLSI RLCG Global Interconnects Line
    Maheshwari, V.
    Baboo, Amar
    Kumar, Brajesh
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 201 - 204