AN ASIC DESIGN FOR EDGE-DETECTION IN REAL-TIME

被引:0
|
作者
MAJUMDAR, B
SANKARAYYA, N
MAJUMDAR, AK
机构
[1] INDIAN INST TECHNOL,DEPT ELECTR & ELECT COMMUN ENGN,KHARAGPUR 721302,W BENGAL,INDIA
[2] INDIAN INST TECHNOL,DEPT ELECT ENGN,KHARAGPUR 721302,W BENGAL,INDIA
[3] INDIAN INST TECHNOL,DEPT COMP SCI & ENGN,KHARAGPUR 721302,W BENGAL,INDIA
来源
MICROPROCESSING AND MICROPROGRAMMING | 1993年 / 36卷 / 02期
关键词
ASIC DESIGN; VLSI ARCHITECTURE; IMAGE PROCESSING; EDGE DETECTION; GRADIENT OPERATORS;
D O I
10.1016/0165-6074(93)90247-I
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An ASIC design for image processing which can implement edge, line and point detection on a single VLSI chip in real time is reported here. The design is based on a set of orthogonal Chebyshev polynomial based operators and consists of a pipelined array of registers and adders with a simple and modular structure which is easily amenable to VLSI implementation. The design has been implemented using VTI design tools on a SUN workstation and the estimated overall chip size is 10.18 mm x 6.92 mm for 1.5 mum CMOS process utilizing about 84,000 transistors. Although the hardware requirements are relatively low, real time processing of a 512 x 512 pixel image can be realized at a clock rate of 8 MHz.
引用
收藏
页码:55 / 69
页数:15
相关论文
共 50 条
  • [21] CONSTRAINTS ON THE DESIGN OF TEMPLATE MASKS FOR EDGE-DETECTION
    DAVIES, ER
    PATTERN RECOGNITION LETTERS, 1986, 4 (02) : 111 - 120
  • [22] Real-time Edge Segment Detection with Edge Drawing Algorithm
    Topal, Cihan
    Ozsen, Ozgur
    Akinlar, Cuneyt
    PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS (ISPA 2011), 2011, : 313 - 318
  • [23] Efficient ASIC and FPGA implementations of IIR filters for real time edge detection
    Lorca, FG
    Kessal, L
    Demigny, D
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING - PROCEEDINGS, VOL II, 1997, : 406 - 409
  • [24] THEORY OF EDGE-DETECTION
    MARR, D
    HILDRETH, E
    PROCEEDINGS OF THE ROYAL SOCIETY SERIES B-BIOLOGICAL SCIENCES, 1980, 207 (1167): : 187 - 217
  • [25] ICE PROVIDES REAL-TIME ASIC DESIGN VERIFICATION BEFORE SILICON
    HARDING, B
    COMPUTER DESIGN, 1988, 27 (22): : 112 - 112
  • [26] MORPHOLOGICAL EDGE-DETECTION
    LEE, JSJ
    HARALICK, RM
    SHAPIRO, LG
    IEEE JOURNAL OF ROBOTICS AND AUTOMATION, 1987, 3 (02): : 142 - 156
  • [27] EDGE-DETECTION IN TEXTURES
    DAVIS, LS
    MITICHE, A
    COMPUTER GRAPHICS AND IMAGE PROCESSING, 1980, 12 (01): : 25 - 39
  • [28] COLOR EDGE-DETECTION
    HUNTSBERGER, TL
    DESCALZI, MF
    PATTERN RECOGNITION LETTERS, 1985, 3 (03) : 205 - 209
  • [29] HIERARCHICAL EDGE-DETECTION
    MCLEAN, GF
    JERNIGAN, ME
    COMPUTER VISION GRAPHICS AND IMAGE PROCESSING, 1988, 44 (03): : 350 - 366
  • [30] EDGE-DETECTION AND MOTION DETECTION
    SPACEK, LA
    IMAGE AND VISION COMPUTING, 1986, 4 (01) : 43 - 56