FAST MULTIPLIER DESIGN USING REDUNDANT SIGNED-DIGIT NUMBERS

被引:10
|
作者
RAJASHEKHARA, TN
KAL, O
机构
[1] Department of Electrical Engineering, The Watson School, State University of New York at Binghamton, Binghamton, NY
关键词
D O I
10.1080/00207219008920321
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high speed multiplier design is presented using redundant binary signed-digit number representation internally while the input operands and the output product are in two's complement form. The design of a carry free redundant binary signed-digit (RBSD) adder cell is presented. The multiplication algorithm uses bit-pair recording to generate the partial products. The partial products are added in the form of a binary tree using carry free RBSD adder cells. The regular structure of these adder cells results in a multiplier design that is suitable for VLSI implementation. The increased speed is achieved through the carry free addition of partial products using redundant signed-digit numbers. The use of a recoding scheme will reduce the number of rows of partial products by a factor of two. The proposed multiplier design has a multiplication time of order O(log2 n) and area-time complexity of order O(n2 log2 n) for a word length of n. © 1990 Taylor & Francis Ltd.
引用
收藏
页码:359 / 368
页数:10
相关论文
共 50 条
  • [41] Architectural design of a fast floating-point multiplication-add fused unit using signed-digit addition
    Chen, CY
    Chen, LA
    Cheng, JR
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 346 - 353
  • [42] Architectural design of a fast floating-point multiplication-add fused unit using signed-digit addition
    Chen, C
    Chen, LA
    Cheng, JR
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 113 - 120
  • [43] BOOTH ALGORITHM IN SIGNED-DIGIT REPRESENTATION
    Ayuso Perez, Jesus
    3C TIC, 2016, 5 (03): : 33 - 43
  • [44] Using all signed-digit representations to design single integer multipliers using subexpression elimination
    Dempster, AG
    Macleod, MD
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 165 - 168
  • [45] Design of complementary filter pairs with canonical signed-digit coefficients using genetic algorithm
    Li, L
    Ahmadi, M
    Sid-Ahmed, MA
    ICECS 2004: 11TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, 2004, : 611 - 614
  • [46] A High Speed Redundant-Signed-Digit Based Montgomery Modular Multiplier
    Shah, Yasir Ali
    Khan, Safiullah
    Javeed, Khalid
    Azmat, Shoaib
    2018 INTERNATIONAL CONFERENCE ON ENGINEERING & EMERGING TECHNOLOGIES (ICEET), 2018, : 119 - 124
  • [47] Using of Redundant Signed-Digit Numeral System for Accelerating and Improving the Accuracy of Computer Floating-Point Calculations
    Otsokov, Sh A.
    Magomedov, Sh G.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2020, 11 (09) : 357 - 363
  • [48] QCA-Based Adder for Redundant Binary Signed Digit Numbers
    Mohtashami, Mahsa
    Khalily-Dermany, Mohammad
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (08) : 10485 - 10496
  • [49] Residue arithmetic circuits using a signed-digit number representation
    Wei, SG
    Shimizu, K
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 24 - 27
  • [50] QCA-Based Adder for Redundant Binary Signed Digit Numbers
    Mahsa Mohtashami
    Mohammad Khalily-Dermany
    Arabian Journal for Science and Engineering, 2022, 47 : 10485 - 10496