A 55 nm CMOS Delta Sigma fractional-N frequency synthesizer for WLAN transceivers with low noise filters

被引:1
|
作者
Chen Mingyi [1 ]
Chu Xiaojie [1 ]
Yu Peng [1 ]
Yan Jun [1 ]
Shi Yin [1 ]
机构
[1] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
关键词
WLAN IEEE 802.11 b/g; frequency synthesizer; low noise filter; Delta Sigma modulator;
D O I
10.1088/1674-4926/34/10/105001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A fully integrated Delta Sigma fractional-N frequency synthesizer fabricated in a 55 nm CMOS technology is presented for the application of IEEE 802.11b/g wireless local area network (WLAN) transceivers. A low noise filter, occupying a small die area, whose power supply is given by a high PSRR and low noise LDO regulator, is integrated on chip. The proposed synthesizer needs no off-chip components and occupies an area of 0.72 mm (2) excluding PAD. Measurement results show that in all channels, the phase noise of the synthesizer achieves -99 dBc/Hz and -119 dBc/Hz in band and out of band respectively with a reference frequency of 40 MHz and a loop bandwidth of 200 kHz. The integrated RMS phase error is no more than 0.6 degrees. The proposed synthesizer consumes a total power of 15.6 mW.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] A Unity Feedback Length-Extend Delta-Sigma Modulator for Fractional-N Frequency Synthesizer
    Li, Junjie
    Zhang, Youming
    Cao, Yunqi
    Tang, Xusheng
    Huang, Fengyi
    2023 IFIP/IEEE 31ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, VLSI-SOC, 2023, : 143 - 146
  • [32] Noise shaping with sigma delta modulators in fractional-N synthesizers
    Reddy, Ajit
    2007 IEEE INTERNATIONAL WORKSHOP ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY, PROCEEDINGS: ENABLING TECHNOLOGIES FOR EMERGING WIRELESS SYSTEMS, 2007, : 329 - 332
  • [33] An Optimized ΔΣ Fractional-N Frequency Synthesizer for CMOS UHF RFID Reader
    Shi, Chunqi
    Zhang, Runxi
    Lai, Zongsheng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 545 - 548
  • [34] A multistandard Σ-Δ fractional-N frequency synthesizer for 802.11a/b/g WLAN
    Bonfanti, A.
    Samori, C.
    Lacaita, A. L.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 480 - 483
  • [35] A 21-GHz fractional-N synthesizer in 130-nm CMOS
    Ding, Yanping
    Kenneth, K. O.
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 264 - 265
  • [36] A Low Phase Noise Low Power Fractional-N Synthesizer Architecture
    Siwiec, Krzysztof
    Pleskacz, Witold A.
    2015 1st URSI Atlantic Radio Science Conference (URSI AT-RASC), 2015,
  • [37] Implementation of sigma delta modulator for fractional-N frequency synthesis
    Tang, Yi Lian.
    Ma, Jian Guo.
    Xiong, Fei.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 497 - 499
  • [38] A 3 to 5 GHz low-phase-noise fractional-N frequency synthesizer with adaptive frequency calibration for GSM/PCS/DCS/WCDMA transceivers
    潘姚华
    梅年松
    陈虎
    黄煜梅
    洪志良
    半导体学报, 2012, 33 (01) : 80 - 85
  • [39] A 3 to 5 GHz low-phase-noise fractional-N frequency synthesizer with adaptive frequency calibration for GSM/PCS/DCS/WCDMA transceivers
    Pan Yaohua
    Mei Niansong
    Chen Hu
    Huang Yumei
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (01)
  • [40] Digital High Order Multiplier-free Delta Sigma Modulator for Multistandard Fractional-N Frequency Synthesizer
    Ben-Romdhane, Manel
    Abeda, Aymen
    Rebai, Chiheb
    JOURNAL OF COMPUTERS, 2010, 5 (10) : 1494 - 1501