Low-Power Adiabatic Computing with Improved Quasistatic Energy Recovery Logic

被引:5
|
作者
Upadhyay, Shipra [1 ]
Nagaria, R. K. [1 ]
Mishra, R. A. [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Dept Elect & Commun Engn, Allahabad 211004, Uttar Pradesh, India
关键词
D O I
10.1155/2013/726324
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Efficiency of adiabatic logic circuits is determined by the adiabatic and non-adiabatic losses incurred by them during the charging and recovery operations. The lesser will be these losses circuit will be more energy efficient. In this paper, a new approach is presented for minimizing power consumption in quasistatic energy recovery logic (QSERL) circuit which involves optimization by removing the nonadiabatic losses completely by replacing the diodes with MOSFETs whose gates are controlled by power clocks. Proposed circuit inherits the advantages of quasistatic ERL (QSERL) family but is with improved power efficiency and driving ability. In order to demonstrate workability of the newly developed circuit, a 4 x 4 bit array multiplier circuit has been designed. Amathematical expression to calculate energy dissipation in proposed inverter is developed. Performance of the proposed logic (improved quasistatic energy recovery logic (IQSERL)) is analyzed and compared with CMOS and reported QSERL in their representative inverters and multipliers in VIRTUOSO SPECTRE simulator of Cadence in 0.18 mu m UMC technology. In our proposed (IQSERL) inverter the power efficiency has been improved to almost 20% up to 50MHz and 300 fF external load capacitance in comparison to CMOS andQSERL circuits.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Special Session: A Novel Low-Power and Energy-Efficient Adiabatic Logic-In-Memory Architecture Using CMOS/MTJ
    Thapliyal, Himanshu
    Kumar, S. Dinesh
    2020 IEEE 38TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2020), 2020, : 25 - 28
  • [42] Low-Power Supply Circuit Using Off-Chip Resonant Circuit for Adiabatic Logic
    Takahashi, Yasuhiro
    Sato, Hisao
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2015, 98 (03) : 1 - 8
  • [43] Superconductor Logic Goes Low-Power
    Courtland, Rachel
    IEEE SPECTRUM, 2011, 48 (07) : 18 - 20
  • [44] A low-power threshold logic family
    Padure, M
    Cotofana, S
    Vassiliadis, S
    Dan, C
    Bodea, M
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 657 - 660
  • [45] Low Power Vedic Multiplier Using Energy Recovery Logic
    Sangani, Hardik
    Modi, Tanay M.
    Bhaaskaran, V. S. Kanchana
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 640 - 644
  • [46] Design of the Approved Low Power Energy Recovery Logic Circuit
    Shi, Jianying
    Li, Huiya
    Xu, Yanbin
    NANOTECHNOLOGY AND PRECISION ENGINEERING, PTS 1 AND 2, 2013, 662 : 851 - +
  • [47] Logic transformation for low-power synthesis
    Kim, KW
    Kim, T
    Hwang, TT
    Kang, SM
    Liu, CL
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (02) : 265 - 283
  • [48] LOW-POWER DYNAMIC TERNARY LOGIC
    WANG, JS
    WU, CY
    TSAI, MK
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (06): : 221 - 230
  • [49] Low power adiabatic logic based on FinFETs
    Nan Liao
    XiaoXin Cui
    Kai Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [50] Low power adiabatic logic based on FinFETs
    LIAO Nan
    CUI XiaoXin
    LIAO Kai
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (02) : 194 - 206