Low-Power Adiabatic Computing with Improved Quasistatic Energy Recovery Logic

被引:5
|
作者
Upadhyay, Shipra [1 ]
Nagaria, R. K. [1 ]
Mishra, R. A. [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Dept Elect & Commun Engn, Allahabad 211004, Uttar Pradesh, India
关键词
D O I
10.1155/2013/726324
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Efficiency of adiabatic logic circuits is determined by the adiabatic and non-adiabatic losses incurred by them during the charging and recovery operations. The lesser will be these losses circuit will be more energy efficient. In this paper, a new approach is presented for minimizing power consumption in quasistatic energy recovery logic (QSERL) circuit which involves optimization by removing the nonadiabatic losses completely by replacing the diodes with MOSFETs whose gates are controlled by power clocks. Proposed circuit inherits the advantages of quasistatic ERL (QSERL) family but is with improved power efficiency and driving ability. In order to demonstrate workability of the newly developed circuit, a 4 x 4 bit array multiplier circuit has been designed. Amathematical expression to calculate energy dissipation in proposed inverter is developed. Performance of the proposed logic (improved quasistatic energy recovery logic (IQSERL)) is analyzed and compared with CMOS and reported QSERL in their representative inverters and multipliers in VIRTUOSO SPECTRE simulator of Cadence in 0.18 mu m UMC technology. In our proposed (IQSERL) inverter the power efficiency has been improved to almost 20% up to 50MHz and 300 fF external load capacitance in comparison to CMOS andQSERL circuits.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Low-power, low-noise adder design with pass-transistor adiabatic logic
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 61 - 64
  • [32] A new type of low-power adiabatic circuit with complementary pass-transistor logic
    Hu, JP
    Cen, LZ
    Liu, X
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1235 - 1238
  • [33] Extremely low-power logic
    Piguet, C
    Gautier, J
    Heer, C
    O'Connor, I
    Schlichtmann, U
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 656 - 661
  • [34] Ultra Low-Power Computation via Graphene-Based Adiabatic Logic Gates
    Miryala, Sandeep
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 365 - 371
  • [35] Adiabatic circuits for low power logic
    Akers, LA
    Suram, R
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 286 - 289
  • [36] Spintronics for Low-Power Computing
    Zhang, Yue
    Zhao, Weisheng
    Klein, Jacques-Olivier
    Kang, Wang
    Querlioz, Damien
    Zhang, Youguang
    Ravelosona, Dafine
    Chappert, Claude
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [37] LOW-POWER BIPOLAR TECHNIQUE BEGETS LOW-POWER LSI LOGIC
    XYLANDER, MP
    ELECTRONICS, 1972, 45 (16): : 80 - &
  • [38] Performance Analysis of CNTFET Based Low Energy and Low Power Adiabatic Logic Design
    Kashti, Vipin
    Bhaskar, Mahajan Sagar
    Padmanaban, Sanjeevikumar
    Charola, Shreyas
    Fedak, Viliam
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [39] A novel low-power adiabatic SRAM with an energy-efficient line driver
    Hu, HP
    Zhang, WQ
    Xia, YH
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2004, : 1151 - 1155
  • [40] A low-power adiabatic driver system for AMLCDs
    Lal, R
    Athas, W
    Svensson, L
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 198 - 201