Structural Test Approach for Embedded Analog Circuits Based on a Built-in Current Sensor

被引:0
|
作者
Román Mozuelos
Yolanda Lechuga
Mar Martínez
Salvador Bracho
机构
[1] University of Cantabria,Microelectronic Engineering Group, Department TEISA
来源
关键词
Dynamic current test; Built-in current sensor; Design for test; Analog circuit;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a test method based on the analysis of the dynamic power supply current, both quiescent and transient, of the circuit under test. In an off-chip measurement, the global interconnect impedance associated with the chip package and the test equipment and, also, the chip input/output cells will complicate the extraction of the information provided by the current waveform of the circuit under test. Thus, the supply current is measured on-chip by a built-in current sensor integrated in the die itself. To avoid the effective reduction of the voltage supply, the measurement is performed in parallel by replicating the current that flows through selected branches of the analog circuit. With the aim of reducing the test equipment requirements, the built-in current sensor output generates digital level pulses whose width is related to the amplitude and duration of the circuit current transients. In this way the defective circuit is exposed by comparing the digital signature of the circuit under test with the expected one for the fault-free circuit. A fault evaluation has been carried out to check the efficiency of the proposed test method. It uses a fault model that considers catastrophic and parametric faults at transistor level. Two benchmark circuits have been fabricated to experimentally verify the defect detection by the built-in current sensor. One is an operational amplifier; the other is a structure of switched current cells that belongs to an analog-to-digital converter.
引用
收藏
相关论文
共 50 条
  • [41] TEST SCHEDULES FOR VLSI CIRCUITS HAVING BUILT-IN TEST HARDWARE
    ABADIR, MS
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (04) : 361 - 367
  • [42] TEST SCHEDULES FOR VLSI CIRCUITS HAVING BUILT-IN TEST HARDWARE
    ABADIR, MS
    BREUER, MA
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1987, 13 (5-6) : 519 - 536
  • [43] A non-intrusive built-in sensor for transient current testing of digital VLSI circuits
    Alorda, B
    Bota, S
    Segura, J
    11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, : 177 - 182
  • [44] Automatic Generation of Autonomous Built-In Observability Structures for Analog Circuits
    Coyette, Anthony
    Esen, Baris
    Vanhooren, Ronny
    Dobbelaere, Wim
    Gielen, Georges
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [45] Processor-based built-in self-test for embedded DRAM
    IBM Microelectronics Div, Essex Junction, United States
    IEEE J Solid State Circuits, 11 (1731-1740):
  • [46] Processor-based built-in self-test for embedded DRAM
    Dreibelbis, J
    Barth, J
    Kalter, H
    Kho, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) : 1731 - 1740
  • [47] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309
  • [48] Survey on built-in self-test and built-in self-repair of embedded memories
    Jiang, Jian-Hui
    Zhu, Wei-Guo
    Tongji Daxue Xuebao/Journal of Tongji University, 2004, 32 (08): : 1050 - 1056
  • [49] New built-in self-test approach for digital-to-analog and analog-to-digital converters
    Arabi, Karim
    Kaminska, Bozena
    Rzeszut, Janusz
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 491 - 494
  • [50] Improved built-in self-test of sequential circuits
    Jabbari, Hosna
    Muzio, Jon C.
    Sun, Lin
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 78 - 81