Survey on built-in self-test and built-in self-repair of embedded memories

被引:0
|
作者
Jiang, Jian-Hui [1 ]
Zhu, Wei-Guo [1 ]
机构
[1] Dept. of Comp. Sci. and Technol., Tongji Univ., Shanghai 200092, China
来源
关键词
Built-in self test - Fault tree analysis - Integrated circuit testing - Mathematical models;
D O I
暂无
中图分类号
学科分类号
摘要
Built-in self-test (BIST) is considered as an efficient approach for embedded memories testing. This paper gives a survey on the up-to-date development of research in this field. It begins with an overview of conventional fault models for memories so far. The inductive fault analysis approach and some new fault models such as read disturb fault and incorrect read fault are discussed. The typical BIST schemes for embedded memories are analyzed. The feasibility of adding built-in redundancy analysis, built-in self-diagnosis and built-in self-repair into BIST circuits is analyzed.
引用
收藏
页码:1050 / 1056
相关论文
共 50 条
  • [1] Built-in Self-Test and Built-in Self-Repair Strategies Without Golden Signature for Computing in Memory
    Tsai, Yu-Chih
    Ting, Wen-Chien
    Wang, Chia-Chun
    Chang, Chia-Cheng
    Liu, Ren-Shuo
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [2] Designing built-in self-test circuits for embedded memories test
    Park, S
    Lee, K
    Im, C
    Kwak, N
    Kim, K
    Choi, Y
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 315 - 318
  • [3] A shared built-in self-repair analysis for multiple embedded memories
    Ohtani, J
    Ooishi, T
    Kawagoe, T
    Niiro, M
    Maruta, M
    Hidaka, H
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 187 - 190
  • [4] Built-In Self-Repair Schemes for Flash Memories
    Hsiao, Yu-Ying
    Chen, Chao-Hsun
    Wu, Cheng-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (08) : 1243 - 1256
  • [5] Optimized Built-In Self-Repair for Multiple Memories
    Kang, Wooheon
    Lee, Changwook
    Lim, Hyunyul
    Kang, Sungho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2174 - 2183
  • [6] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138
  • [7] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [8] Testing and built-in self-test - A survey
    Steininger, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (09) : 721 - 747
  • [9] Built-in self-repair techniques for embedded RAMs
    Lu, SK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (04): : 201 - 208
  • [10] A processor-based built-in self-repair design for embedded memories
    Su, CL
    Huang, RF
    Wu, CW
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 366 - 371