A Novel LDMOS with Ultralow Specific on-Resistance and Improved Switching Performance

被引:0
|
作者
Lijuan Wu
Haifeng Wu
Jinsheng Zeng
Xing Chen
Shaolian Su
机构
[1] Changsha University of Science & Technology,Hunan Provincial Key Laboratory of Flexible Electronic Materials Genome Engineering, the School of Physics & Electronic Science
来源
Silicon | 2022年 / 14卷
关键词
Triple-gate (TG); Stepped split gates (SSGs); Specific on-resistance (; ); Gate-drain charge (; );
D O I
暂无
中图分类号
学科分类号
摘要
A stepped split triple-gate SOI LDMOS with P/N strip (P/N SSTG SOI LDMOS) is proposed, which has ultralow specific on-resistance (Ron,sp) and low switching losses. The proposed device has a triple-gate (TG) and stepped split gates (SSGs). P strip, N-drift and oxide trench are alternately arranged in the Z direction. Meanwhile, the SSGs are located in the oxide trench of the N-drift region and are distributed in steps. Firstly, the TG increases the channel width (Wch) and has the effect of modulating current distribution, resulting in lower Ron,sp and higher transconductance (gm). Secondly, the SSGs serve as the field plate to assist the depletion of the N-drift region, increasing the optimal doping concentration of the N-drift region (Nd-opt) and further reducing the Ron,sp. Moreover, the SSGs also have the effect of modulating the electric field distribution to maintain a high breakdown voltage (BV). Meanwhile, gate-drain charge (QGD) and switching losses are reduced on account of the introduction of the SSGs. Thirdly, in the off-state, the P strip and SSGs multidimensional assisted depletion of the N-drift region, which greatly increases the Nd-opt. The highly doped N-drift region provides a low-resistance path for the current, which also further reduces Ron,sp. Compared with triple-gate (TG) SOI LDMOS with almost equal breakdown voltage, the Ron,sp and QGD of P/N SSTG SOI LDMOS are reduced by 62% and 63%, respectively.
引用
收藏
页码:5983 / 5991
页数:8
相关论文
共 50 条
  • [21] LDMOS with Variable-k Dielectric for Improved Breakdown Voltage and Specific On-resistance
    Guo, Songnan
    Cheng, Junji
    Chen, Xing Bi
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 454 - 460
  • [22] ADVANCED N-CHANNEL LDMOS WITH ULTRALOW SPECIFIC ON-RESISTANCE BY 0.18 μm EPITAXIAL BCD TECHNOLOGY
    Yao, Yao
    Hu, Linhui
    Wang, Gangning
    Pu, Shanon
    Lin, Min-Zhi
    Ye, Zhiyuan
    Wang, Peng-Fei
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [23] An Ultralow Specific On-Resistance 200V LDMOS for Voltage Extension of a 0.18μm BCD Process
    Qiao, Ming
    Liu, Wenliang
    Yuan, Liu
    Xu, Penglong
    Ma, Chunxia
    Lin, Feng
    Liu, Kejun
    Guo, Yin
    Lin, Zhiyu
    Zhang, Sen
    Zhang, Bo
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 149 - 152
  • [24] A Novel Vertical Field Plate Lateral Device With Ultralow Specific On-Resistance
    Zhang, Wentong
    Zhang, Bo
    Qiao, Ming
    Wu, Lijuan
    Mao, Kun
    Li, Zhaoji
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 518 - 524
  • [25] COMPARISON OF ULTRALOW SPECIFIC ON-RESISTANCE UMOSFET STRUCTURES
    SYAU, T
    VENKATRAMAN, P
    BALIGA, BJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (11) : 2672 - 2673
  • [26] An ultralow on-resistance high-voltage SOI p-channel LDMOS
    Deng, Gaoqiang
    Wei, Jie
    Liu, Jianping
    Luo, Xiaorong
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 1029 - 1041
  • [27] A Split Gate Power FINFET With Improved ON-Resistance and Switching Performance
    Luo, Xiaorong
    Ma, Da
    Tan, Qiao
    Wei, Jie
    Wu, Junfeng
    Zhou, Kun
    Sun, Tao
    Liu, Qing
    Zhang, Bo
    Li, Zhaoji
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (09) : 1185 - 1188
  • [28] Accumulation mode triple gate SOI LDMOS with ultralow on-resistance and enhanced transconductance
    Wei, Jie
    Luo, Xiaorong
    Ma, Da
    Wu, Junfeng
    Li, Zhaoji
    Zhang, Bo
    2016 28TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2016, : 171 - 174
  • [29] Novel Reduced ON-Resistance LDMOS With an Enhanced Breakdown Voltage
    Luo, Xiaorong
    Wei, Jie
    Shi, Xianlong
    Zhou, Kun
    Tian, Ruichao
    Zhang, Bo
    Li, Zhaoji
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (12) : 4304 - 4308
  • [30] An Improved On-resistance High Voltage LDMOS with Junction Field Plate
    Wei, Jie
    Luo, Xiaorong
    Shi, Xianlong
    Tian, Ruichao
    Zhang, Bo
    Li, Zhaoji
    2014 IEEE 26TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2014, : 127 - 130