A Novel LDMOS with Ultralow Specific on-Resistance and Improved Switching Performance

被引:0
|
作者
Lijuan Wu
Haifeng Wu
Jinsheng Zeng
Xing Chen
Shaolian Su
机构
[1] Changsha University of Science & Technology,Hunan Provincial Key Laboratory of Flexible Electronic Materials Genome Engineering, the School of Physics & Electronic Science
来源
Silicon | 2022年 / 14卷
关键词
Triple-gate (TG); Stepped split gates (SSGs); Specific on-resistance (; ); Gate-drain charge (; );
D O I
暂无
中图分类号
学科分类号
摘要
A stepped split triple-gate SOI LDMOS with P/N strip (P/N SSTG SOI LDMOS) is proposed, which has ultralow specific on-resistance (Ron,sp) and low switching losses. The proposed device has a triple-gate (TG) and stepped split gates (SSGs). P strip, N-drift and oxide trench are alternately arranged in the Z direction. Meanwhile, the SSGs are located in the oxide trench of the N-drift region and are distributed in steps. Firstly, the TG increases the channel width (Wch) and has the effect of modulating current distribution, resulting in lower Ron,sp and higher transconductance (gm). Secondly, the SSGs serve as the field plate to assist the depletion of the N-drift region, increasing the optimal doping concentration of the N-drift region (Nd-opt) and further reducing the Ron,sp. Moreover, the SSGs also have the effect of modulating the electric field distribution to maintain a high breakdown voltage (BV). Meanwhile, gate-drain charge (QGD) and switching losses are reduced on account of the introduction of the SSGs. Thirdly, in the off-state, the P strip and SSGs multidimensional assisted depletion of the N-drift region, which greatly increases the Nd-opt. The highly doped N-drift region provides a low-resistance path for the current, which also further reduces Ron,sp. Compared with triple-gate (TG) SOI LDMOS with almost equal breakdown voltage, the Ron,sp and QGD of P/N SSTG SOI LDMOS are reduced by 62% and 63%, respectively.
引用
收藏
页码:5983 / 5991
页数:8
相关论文
共 50 条
  • [1] A Novel LDMOS with Ultralow Specific on-Resistance and Improved Switching Performance
    Wu, Lijuan
    Wu, Haifeng
    Zeng, Jinsheng
    Chen, Xing
    Su, Shaolian
    SILICON, 2022, 14 (11) : 5983 - 5991
  • [2] Towards ultimate scaling of LDMOS with Ultralow Specific On-resistance
    Mehrotra, Saumitra
    Radic, Ljubo
    Grote, Bernhard
    Saxena, Tanuj
    Qin, Ganming
    Khemka, Vishnu
    Thomas, Tania
    Gibson, Mark
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 42 - 45
  • [3] 600V Integrable Dual-Trench LDMOS with Ultralow Specific On-Resistance and Enhanced Switching Performance
    Yao, Guo-Liang
    Luo, Xiao-Rong
    Zhang, Shao-Hua
    Wul, Mei-Fei
    Wul, Jian-Xing
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 822 - 824
  • [4] Analyses and Experiments of Ultralow Specific On-Resistance LDMOS With Integrated Diodes
    Wei, Jie
    Dai, Kaiwei
    Luo, Xiaorong
    Ma, Zhen
    Li, Jie
    Li, Congcong
    Zhang, Bo
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 1161 - 1165
  • [5] Novel Ultralow On-resistance Accumulation-mode LDMOS with Integrated Diodes
    Wei, Jie
    Ma, Zhen
    Li, Congcong
    Dai, Kaiwei
    Luo, Xiaorong
    Zhang, Bo
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [6] Accumulation-Mode High Voltage SOI LDMOS with Ultralow Specific On-resistance
    Wei, Jie
    Luo, Xiaorong
    Zhang, Yanhui
    Li, Pengcheng
    Zhou, Kun
    Li, Zhaoji
    Lei, Dameng
    He, Fanzhou
    Zhang, Bo
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 185 - 188
  • [7] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Lijuan Wu
    Limin Hu
    Lin Zhu
    Hang Yang
    Bing Lei
    Haiqing Xie
    Journal of Semiconductors, 2018, (10) : 57 - 61
  • [8] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Lijuan Wu
    Limin Hu
    Lin Zhu
    Hang Yang
    Bing Lei
    Haiqing Xie
    Journal of Semiconductors, 2018, 39 (10) : 57 - 61
  • [9] Ultralow specific ON-resistance high-k LDMOS with vertical field plate
    Wu, Lijuan
    Hu, Limin
    Zhu, Lin
    Yang, Hang
    Lei, Bing
    Xie, Haiqing
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (10)
  • [10] Experimental Realization of Ultralow ON-Resistance LDMOS With Optimized Layout
    Wei, Jie
    Ma, Zhen
    Luo, Xiaorong
    Li, Congcong
    Song, Hua
    Zhang, Sen
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (08) : 4168 - 4172