Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic

被引:0
|
作者
E. Prabhu
H. Mangalam
S. Karthick
机构
[1] Amrita University,Department of Electronics and Communication Engineering, Amrita School of Engineering, Coimbatore, Amrita Vishwa Vidyapeetham
[2] Sri Krishna College of Engineering and Technology,Department of Electronics and Communication Engineering
[3] Bannari Amman Institute of Technology,Department of Electronics and Communication Engineering
来源
关键词
floating-point arithmetic; floating-point fused dot product; Radix-16 booth multiplier; Radix-4 FFT butterfly; fast fourier transform; decimation in time;
D O I
暂无
中图分类号
学科分类号
摘要
In this work, power efficient butterfly unit based FFT architecture is presented. The butterfly unit is designed using floating-point fused arithmetic units. The fused arithmetic units include two-term dot product unit and add-subtract unit. In these arithmetic units, operations are performed over complex data values. A modified fused floating-point two-term dot product and an enhanced model for the Radix-4 FFT butterfly unit are proposed. The modified fused two-term dot product is designed using Radix-16 booth multiplier. Radix-16 booth multiplier will reduce the switching activities compared to Radix-8 booth multiplier in existing system and also will reduce the area required. The proposed architecture is implemented efficiently for Radix-4 decimation in time (DIT) FFT butterfly with the two floating-point fused arithmetic units. The proposed enhanced architecture is synthesized, implemented, placed and routed on a FPGA device using Xilinx ISE tool. It is observed that the Radix-4 DIT fused floating-point FFT butterfly requires 50.17% less space and 12.16% reduced power compared to the existing methods and the proposed enhanced model requires 49.82% less space on the FPGA device compared to the proposed design. Also, reduced power consumption is addressed by utilizing the reusability technique, which results in 11.42% of power reduction of the enhanced model compared to the proposed design.
引用
收藏
页码:1669 / 1681
页数:12
相关论文
共 50 条
  • [31] A Low Power Radix-4 Dual Recoded Integer Squaring Implementation For Use in Design of Application Specific Arithmetic Circuits
    Moore, Jason
    Thornton, Mitchell A.
    Matula, David W.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1819 - 1822
  • [32] Design and Implementation of 256-Point Radix-4 100 Gbit/s FFT Algorithm into FPGA for High-Speed Applications
    Polat, Gokhan
    Ozturk, Sitki
    Yakut, Mehmet
    ETRI JOURNAL, 2015, 37 (04) : 667 - 676
  • [33] An area efficient 64 point Radix-42 4 2 MDC FFT architecture for OFDM applications
    Rao, M. Srinivasa
    Madhumati, G. L.
    Sailaja, M.
    INTEGRATION-THE VLSI JOURNAL, 2024, 99
  • [34] Realization of FIR Filter using High Speed, Low Power Floating Point Arithmetic Unit
    Immareddy, Srikanth
    Talusani, Sravan Kumar
    Rao, Rayavarapu Prasad
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [35] A novel power efficient 0.64-GFlops fused 32-bit reversible floating point arithmetic unit architecture for digital signal processing applications
    AnanthaLakshmi, A. V.
    Sudha, Gnanou Florence
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 51 : 366 - 385
  • [36] Power Optimization of Single Precision Floating Point FFT Design Using Fully Combinational Circuits
    Ghate, Ujwal S.
    Gurjar, Ajay A.
    Ghate, Vilas N.
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [37] A Novel Area-Power Efficient Design for Approximated Small-Point FFT Architecture
    Han, Xueyu
    Chen, Jiajia
    Qin, Boyu
    Rahardja, Susanto
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4816 - 4827
  • [38] Modeling and synthesis of a modified floating point Fused Multiply-Add (FMA) Arithmetic Unit using VHDL and FPGAs
    Alghazo, J
    Nazeih, B
    CDES '05: Proceedings of the 2005 International Conference on Computer Design, 2005, : 136 - 142
  • [39] Area-efficient arithmetic expression evaluation using deeply pipelined floating-point cores
    Scrofano, Ronald
    Zhuo, Ling
    Prasanna, Viktor K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (02) : 167 - 176
  • [40] Design and Analysis of Low Power, Area Efficient Skip Logic for CSKA Circuit in Arithmetic Unit
    Vijayakumar, S.
    Jayaprakasan, V.
    Korah, Reeba
    2018 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2018, : 162 - 166