Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic

被引:0
|
作者
E. Prabhu
H. Mangalam
S. Karthick
机构
[1] Amrita University,Department of Electronics and Communication Engineering, Amrita School of Engineering, Coimbatore, Amrita Vishwa Vidyapeetham
[2] Sri Krishna College of Engineering and Technology,Department of Electronics and Communication Engineering
[3] Bannari Amman Institute of Technology,Department of Electronics and Communication Engineering
来源
关键词
floating-point arithmetic; floating-point fused dot product; Radix-16 booth multiplier; Radix-4 FFT butterfly; fast fourier transform; decimation in time;
D O I
暂无
中图分类号
学科分类号
摘要
In this work, power efficient butterfly unit based FFT architecture is presented. The butterfly unit is designed using floating-point fused arithmetic units. The fused arithmetic units include two-term dot product unit and add-subtract unit. In these arithmetic units, operations are performed over complex data values. A modified fused floating-point two-term dot product and an enhanced model for the Radix-4 FFT butterfly unit are proposed. The modified fused two-term dot product is designed using Radix-16 booth multiplier. Radix-16 booth multiplier will reduce the switching activities compared to Radix-8 booth multiplier in existing system and also will reduce the area required. The proposed architecture is implemented efficiently for Radix-4 decimation in time (DIT) FFT butterfly with the two floating-point fused arithmetic units. The proposed enhanced architecture is synthesized, implemented, placed and routed on a FPGA device using Xilinx ISE tool. It is observed that the Radix-4 DIT fused floating-point FFT butterfly requires 50.17% less space and 12.16% reduced power compared to the existing methods and the proposed enhanced model requires 49.82% less space on the FPGA device compared to the proposed design. Also, reduced power consumption is addressed by utilizing the reusability technique, which results in 11.42% of power reduction of the enhanced model compared to the proposed design.
引用
收藏
页码:1669 / 1681
页数:12
相关论文
共 50 条
  • [21] Implementation of Low Power and Area Efficient Floating-Point Fused Multiply-Add Unit
    Dhanabal, R.
    Sahoo, Sarat Kumar
    Bharathi, V.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 329 - 342
  • [22] Area efficient floating-point FFT butterfly architectures based on multi-operand adders
    Kaivani, Amir
    Ko, Seok-Bum
    ELECTRONICS LETTERS, 2015, 51 (12) : 895 - +
  • [23] Design of power efficient butterflies from Radix-2 DIT FFT using adder compressors with a new XOR gate topology
    Fonseca, Mateus Beck
    Cesar da Costa, Eduardo A.
    Martins, Joao B. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 945 - 954
  • [24] Design of power efficient butterflies from Radix-2 DIT FFT using adder compressors with a new XOR gate topology
    Mateus Beck Fonseca
    Eduardo A. César da Costa
    João B. S. Martins
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 945 - 954
  • [25] An efficient and scalable radix-4 modular multiplier design using recoding techniques
    Tenca, AF
    Tawalbeh, LA
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 1445 - 1450
  • [26] Design of low power Radix-2 and Radix-4 ACSU in Viterbi Decoder using HSPICE
    Prakash, Harsha S.
    Balamurugan., V
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [27] Design and implementation of high speed single precision floating-point radix-3 butterfly unit
    Yu, Jiyang
    Li, Yang
    Huang, Dan
    Long, Teng
    Liu, Wei
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2010, 31 (12): : 2675 - 2681
  • [28] Area Efficient and Fast Combined Binary/Decimal Floating Point Fused Multiply Add Unit
    Wahba, Ahmed A.
    Fahmy, Hossam A. H.
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (02) : 226 - 239
  • [29] A novel implementation of radix-4 floating-point division/square-root using comparison multiples
    Nikmehr, H.
    Phillips, B.
    Lim, C. C.
    COMPUTERS & ELECTRICAL ENGINEERING, 2010, 36 (05) : 850 - 863
  • [30] Hardware Realization of High-Speed Area-Efficient Floating Point Arithmetic Unit on FPGA
    Yacoub, Mohammed H.
    Ismail, Samar M.
    Said, Lobna A.
    2024 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND SMART INNOVATION, ICMISI 2024, 2024, : 190 - 193