Design of a low power and robust VLSI power line interference canceler with optimized arithmetic operators

被引:0
|
作者
Morgana Macedo Azevedo da Rosa
Patrícia Ücker da Costa
Eduardo Antonio César da Costa
Sérgio J. M. Almeida
Guilherme Paim
Sergio Bampi
机构
[1] Universidade Católica de Pelotas (UCPel),Graduate Program on Electronic Engineering and Computing
[2] Universidade Federal Do Rio Grande Do Sul (UFRGS),Graduate Program in Microelectronics (PGMicro)
关键词
VLSI design; Harmonics generation; Interference canceling; LMS adaptive filter; Low power architectures;
D O I
暂无
中图分类号
学科分类号
摘要
The electric generator’s functional performance suffers from harmonic distortions such as first, second, and third-order. This work proposes a low power dissipation VLSI hardware architecture for a robust power line interference canceling (PLIC) in biopotential signals. Our proposed Least Mean Square (LMS) architecture presents just four clock cycles of latency per sample. The Harmonic Generator (HG) architectures are exploited and optimized in their arithmetic operations. We substituted conventional multipliers with adders and shifters and used efficient and previously published squarer units. In particular, the combination of radix-4 squarer unit and 3–2 subtractor compressor architecture is an efficient alternative for use in the HG. Our VLSI synthesis results show that combining the optimized adaptive filters LMS and HG’s hardware architecture, the proposed approach turns the PLIC VLSI structure robust and power-efficient. It effectively suppresses interferences in ECG (Electrocardiogram), EEG (Electroencephalogram), EMG (Electromyogram), and EOG (Electrooculogram) signals. Notably, the PLIC architecture is more efficient in the circuit area and power dissipation with the radix-4 and 3–2 subtractor compressor in the HG, saving up to 4.98 times in total power and 30.46% in the VLSI area, compared to the state-of-the-art solution.
引用
收藏
页码:247 / 261
页数:14
相关论文
共 50 条
  • [41] Design flow of robust routed power distribution for low power ASIC
    Kang, DW
    Kim, YB
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 181 - 184
  • [42] DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT
    Kukati, Shilpa
    Sujana, D., V
    Udaykumar, Shruthi
    Jayakrishnan, P.
    Dhanabal, R.
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 205 - 208
  • [43] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
  • [44] Input synchronization in low power CMOS arithmetic circuit design
    Fabian, CA
    Ercegovac, MD
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 172 - 176
  • [45] Robust suppression of nonstationary power-line interference in electrocardiogram signals
    Li, Guojun
    Zeng, Xiaopin
    Zhou, Xiaona
    Zhou, Yu
    Liu, Guojin
    Zhou, Xichuan
    PHYSIOLOGICAL MEASUREMENT, 2012, 33 (07) : 1151 - 1169
  • [46] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    COMPUTATIONAL SCIENCE - ICCS 2006, PT 4, PROCEEDINGS, 2006, 3994 : 645 - 652
  • [47] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 298 - +
  • [48] A fast, robust algorithm for power line interference cancellation in neural recording
    Keshtkaran, Mohammad Reza
    Yang, Zhi
    JOURNAL OF NEURAL ENGINEERING, 2014, 11 (02)
  • [49] Design and Synthesis of Bandwidth Efficient QPSK Modulator for Low Power VLSI Design
    Khanna, Akhil
    Jaiswal, Anju
    Jain, Harsh
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1235 - 1240
  • [50] Reduction Arithmetic for Power Line Interference from ECG Based on Estimating Sinusoidal Parameters
    Hu, Xiao
    Xiao, Zhong
    Liu, Changhong
    2010 3RD INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2010), VOLS 1-7, 2010, : 2089 - 2092