共 50 条
- [41] Design flow of robust routed power distribution for low power ASIC 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 181 - 184
- [42] DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT 2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 205 - 208
- [43] Design and Performance Analysis of Low-Power Arithmetic Circuits JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
- [44] Input synchronization in low power CMOS arithmetic circuit design THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 172 - 176
- [46] Optimized design of interconnected bus on chip for low power COMPUTATIONAL SCIENCE - ICCS 2006, PT 4, PROCEEDINGS, 2006, 3994 : 645 - 652
- [47] Optimized design of interconnected bus on chip for low power FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 298 - +
- [49] Design and Synthesis of Bandwidth Efficient QPSK Modulator for Low Power VLSI Design 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1235 - 1240
- [50] Reduction Arithmetic for Power Line Interference from ECG Based on Estimating Sinusoidal Parameters 2010 3RD INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2010), VOLS 1-7, 2010, : 2089 - 2092