Design of a low power and robust VLSI power line interference canceler with optimized arithmetic operators

被引:0
|
作者
Morgana Macedo Azevedo da Rosa
Patrícia Ücker da Costa
Eduardo Antonio César da Costa
Sérgio J. M. Almeida
Guilherme Paim
Sergio Bampi
机构
[1] Universidade Católica de Pelotas (UCPel),Graduate Program on Electronic Engineering and Computing
[2] Universidade Federal Do Rio Grande Do Sul (UFRGS),Graduate Program in Microelectronics (PGMicro)
关键词
VLSI design; Harmonics generation; Interference canceling; LMS adaptive filter; Low power architectures;
D O I
暂无
中图分类号
学科分类号
摘要
The electric generator’s functional performance suffers from harmonic distortions such as first, second, and third-order. This work proposes a low power dissipation VLSI hardware architecture for a robust power line interference canceling (PLIC) in biopotential signals. Our proposed Least Mean Square (LMS) architecture presents just four clock cycles of latency per sample. The Harmonic Generator (HG) architectures are exploited and optimized in their arithmetic operations. We substituted conventional multipliers with adders and shifters and used efficient and previously published squarer units. In particular, the combination of radix-4 squarer unit and 3–2 subtractor compressor architecture is an efficient alternative for use in the HG. Our VLSI synthesis results show that combining the optimized adaptive filters LMS and HG’s hardware architecture, the proposed approach turns the PLIC VLSI structure robust and power-efficient. It effectively suppresses interferences in ECG (Electrocardiogram), EEG (Electroencephalogram), EMG (Electromyogram), and EOG (Electrooculogram) signals. Notably, the PLIC architecture is more efficient in the circuit area and power dissipation with the radix-4 and 3–2 subtractor compressor in the HG, saving up to 4.98 times in total power and 30.46% in the VLSI area, compared to the state-of-the-art solution.
引用
收藏
页码:247 / 261
页数:14
相关论文
共 50 条
  • [21] Low power VLSI design techniques - The current state
    Carothers, JD
    Radjassamy, R
    INTEGRATED COMPUTER-AIDED ENGINEERING, 1998, 5 (02) : 153 - 175
  • [22] VLSI Design of Low Power SRAM Architectures for FPGAs
    Kaushik, Chakka Sri Harsha
    Vanjarlapati, Rajiv Reddy
    Krishna, Varada Murali
    Gautam, Tadavarthi
    Elamaran, V.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [23] A low power VLSI design paradigm for iterative decoders
    Elassal, M
    Baker, A
    Bayoumi, M
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 272 - 277
  • [24] Modeling power consumption in arithmetic operators
    Guyot, A
    AbouSamra, S
    MICROELECTRONIC ENGINEERING, 1997, 39 (1-4) : 245 - 253
  • [25] Low Power Design Practices for Power Optimization at the Logic and Architecture Levels for VLSI System Design
    Chakraverty, Mayank
    Harisankar, P. S.
    Ruparelia, Vaibhav
    2016 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2016, : 727 - 733
  • [26] OPTIMIZED LOW POWER FULL ADDER DESIGN
    Thenmozhi, V.
    Muthaiah, R.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 86 - 89
  • [27] RADAR SIDELOBE CANCELER CHARACTERISTICS IN HIGH-POWER INTERFERENCE
    ABE, K
    HIRASAWA, K
    WATANABE, H
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (11) : 1507 - 1512
  • [28] A Power-Line Interference Canceler Based on Sliding DFT Phase Locking Scheme for ECG Signals
    Mishra, Sarita
    Das, Debasmit
    Kumar, Roshan
    Sumathi, Parasuraman
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2015, 64 (01) : 132 - 142
  • [29] Exploring Approximate Arithmetic Units for a Power-Efficient Kalman Gain VLSI Design
    Pereira, Pedro T. L.
    Paim, Guilherme
    da Costa, Eduardo
    Almeida, Sergio J. M.
    Bampi, Sergio
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [30] Low-power saturated arithmetic and its application in VLSI architectures for OFDM modems
    Karagianni, K.
    Paliouras, V.
    Giannopoulos, Th.
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 200 - 204