Ge-ZnSSe Spatial Wavefunction Switched (SWS) FETs to Implement Multibit SRAMs and Novel Quaternary Logic

被引:0
|
作者
P. Gogna
E. Suarez
M. Lingalugari
J. Chandy
E. Heller
E.-S. Hasaneen
F.-C. Jain
机构
[1] University of Connecticut,Department of Electrical and Computer Engineering
[2] Synopsys Inc.,Electrical Engineering Department
[3] Aswan University,undefined
[4] Intel Massachusetts Corp,undefined
来源
关键词
SWS FETs; two-bit SRAM cells; quaternary logic; multivalued logic; quantum wells;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes novel multibit static random-access memories (SRAMs) implemented using four-channel spatial wavefunction switched field-effect transistors (SWS FETs) with Ge quantum wells and ZnSSe barriers. A two-bit SRAM cell consists of two back-to-back connected four-channel SWS FETs, where each SWS FET serves as a quaternary inverter. This architecture results in a reduction of the field-effect transistor (FET) count by 75% and data interconnect density by 50%. The designed two-bit SRAM cell is simulated using Berkeley short-channel insulated-gate field-effect transistor equivalent-channel models (for 25-nm FETs). In addition, the binary interface logic and conversion circuitry are designed to integrate the SWS SRAM technology. Our motivation is to stack up multiple bits on a single SRAM cell without multiplying the transistor count. The concept of spatial wavefunction switching (SWS) in the FET structure has been verified experimentally for two- and four-well structures. Quantum simulations exhibiting SWS in four-well Ge SWS FET structures, using the ZnSe/ZnS/ZnMgS/ZnSe gate insulator, are presented. These structures offer higher contrast than Si-SiGe SWS FETs.
引用
收藏
页码:3337 / 3343
页数:6
相关论文
共 7 条
  • [1] Ge-ZnSSe Spatial Wavefunction Switched (SWS) FETs to Implement Multibit SRAMs and Novel Quaternary Logic
    Gogna, P.
    Suarez, E.
    Lingalugari, M.
    Chandy, J.
    Heller, E.
    Hasaneen, E. -S.
    Jain, F. -C.
    JOURNAL OF ELECTRONIC MATERIALS, 2013, 42 (11) : 3337 - 3343
  • [2] Efficient Multi-bit SRAMs using Spatial Wavefunction Switched (SWS)-FETs
    Gogna, P.
    Lingalugari, M.
    Chandy, J.
    Jain, F. C.
    Heller, E.
    Hasaneen, E-S.
    2012 LESTER EASTMAN CONFERENCE ON HIGH PERFORMANCE DEVICES (LEC), 2012,
  • [3] Spatial Wavefunction-Switched (SWS) InGaAs FETs with II–VI Gate Insulators
    F. C. Jain
    B. Miller
    E. Suarez
    P.-Y. Chan
    S. Karmakar
    F. Al-Amoody
    M. Gogna
    J. Chandy
    E. Heller
    Journal of Electronic Materials, 2011, 40 : 1717 - 1726
  • [4] Si and InGaAs Spatial Wavefunction-Switched (SWS) FETs with II–VI Gate Insulators: An Approach to the Design and Integration of Two-Bit SRAMs and Binary CMOS Logic
    F. Jain
    P.-Y. Chan
    M. Lingalugari
    J. Kondo
    E. Suarez
    P. Gogna
    J. Chandy
    E. Heller
    Journal of Electronic Materials, 2015, 44 : 3108 - 3115
  • [5] Spatial Wavefunction-Switched (SWS) InGaAs FETs with II-VI Gate Insulators
    Jain, F. C.
    Miller, B.
    Suarez, E.
    Chan, P. -Y.
    Karmakar, S.
    Al-Amoody, F.
    Gogna, M.
    Chandy, J.
    Heller, E.
    JOURNAL OF ELECTRONIC MATERIALS, 2011, 40 (08) : 1717 - 1726
  • [6] Si and InGaAs Spatial Wavefunction-Switched (SWS) FETs with II-VI Gate Insulators: An Approach to the Design and Integration of Two-Bit SRAMs and Binary CMOS Logic
    Jain, F.
    Chan, P. -Y.
    Lingalugari, M.
    Kondo, J.
    Suarez, E.
    Gogna, P.
    Chandy, J.
    Heller, E.
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (09) : 3108 - 3115
  • [7] Spatial Wavefunction-Switched (SWS)-FET: A novel device to process multiple bits simultaneously with sub-picosecond delays
    Electrical and Computer Engineering, University of Connecticut, Storrs, CT 06269, United States
    不详
    不详
    Int. J. High Speed Electron. Syst., 3 (641-652):