DTMOS based four-quadrant multiplier/divider with voltage difference transconductance amplifier

被引:0
|
作者
Motkuri Krishna
Bal Chand Nagar
机构
[1] NIT Patna,Department of Electronics and Communication Engineering
来源
Analog Integrated Circuits and Signal Processing | 2024年 / 118卷
关键词
Dynamic threshold metal oxide semiconductor (DTMOS); Voltage difference transconductance amplifier (VDTA); Four-quadrant multiplier/divider; Supply voltage; Power consumption; Active element; Voltage mode output;
D O I
暂无
中图分类号
学科分类号
摘要
In recent years, all portable gadgets must operate at low power in order to increase battery life, increase dependability, and lower the expense of heat dissipation. The four-quadrant multipliers are widely used in signal processing applications such as amplitude modulation, frequency doubling, and adaptive filters. This research proposes a four-quadrant multiplier/divider circuit with Voltage Difference Transconductance Amplifier (VDTA) as the active element. Due to its low power supply and usage of electricity, the suggested four quadrant multiplier/divider circuit is designed with the help of Dynamic Threshold Metal Oxide Semiconductor (DTMOS). Moreover, the proposed design employs a single VDTA as an active element to operate the circuit in a four-quadrant mode for multiplication and division operations. Power usage of the whole circuit is minimized by choosing the voltage supply of 0.2 V. The suggested circuit is created utilizing the Cadence virtuoso GPDK 90 nm technology. Different kinds of performance analyses are estimated to show the effectiveness of the suggested circuit in which the proposed design consumes 0.144 μW\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\mu W$$\end{document} as the usage of electricity value. Also, the suggested circuit has 1.7% total harmonic distortion (THD), which is considerably lesser than the existing designs. The bandwidth is 24.54 MHz, and the intermodulation products of the output signal have been calculated. Monte Carlo and THD simulations have been performed in a way that confirms the robustness of the circuit against the technological spread.
引用
收藏
页码:371 / 386
页数:15
相关论文
共 50 条
  • [21] Low-voltage BiCMOS four-quadrant multiplier and squarer
    Liu, SI
    Lee, JL
    Chang, CC
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 20 (01) : 25 - 29
  • [22] A low voltage supply four-quadrant analog multiplier circuit
    Sakul, Chalwat
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 258 - 261
  • [23] Low Voltage Floating Gate MOS Transistor Based Four-Quadrant Multiplier
    Srivastava, Richa
    Gupta, Maneesha
    Singh, Urvashi
    RADIOENGINEERING, 2014, 23 (04) : 1150 - 1160
  • [24] Low-Voltage BiCMOS Four-Quadrant Multiplier and Squarer
    Shen-Iuan Liu
    Jiin-Long Lee
    Cheng-Chieh Chang
    Analog Integrated Circuits and Signal Processing, 1999, 20 : 25 - 29
  • [25] A novel current-mode four-quadrant CMOS analog multiplier/divider
    Alikhani, Amir
    Ahmadi, Arash
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (07) : 581 - 586
  • [26] Four-quadrant CMOS analog divider
    Parnklang, J
    Arammongkonwichai, C
    Kongtanasunthorn, P
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 271 - 274
  • [27] Precision Four-Quadrant Divider.
    Horbach, Herbert
    Elektronik Munchen, 1987, 36 (04): : 101 - 104
  • [28] Compact low-voltage CMOS analog divider using a four-quadrant multiplier and biasing control circuit
    Padilla-Cantoya, Ivan
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 502 - 505
  • [29] Four-quadrant analog multiplier based on CMOS inverters
    Machowski, W.
    Kuta, S.
    Jasielski, J.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 290 - +
  • [30] Four-quadrant analog multiplier based on CMOS inverters
    Witold Machowski
    Stanisław Kuta
    Jacek Jasielski
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 249 - 259