An Effective Multi-Chip BIST Scheme

被引:2
|
作者
Yervant Zorian
Hakim Bederr
机构
[1] LogicVision,
[2] Texas Instruments,undefined
来源
关键词
MCM testing; built-in self-test; DFT;
D O I
暂无
中图分类号
学科分类号
摘要
This paper addresses the general problem of module level test ofassembled Multi-Chip Modules (MCMs) and specifically the performancetest of such modules. It presents a novel solution based-on built-in self-test (BIST). This solutionaugments the conventional single-chip BIST approach, which is used to produce individual good dies, to an effective multi-chip BIST solution. The multi-chip BIST puts the entire module in a self-test mode. The self-test mode not only provides effective detection of static and dynamic faults, but also identifies the failed elements, i.e., bad dies or substrate. The multi-chip self-test scheme is based on pseudo-random test generation and uses multi-signature evaluation. The hardware design ofmulti-chip and single-chip self-test blocks is combined under one common architecture called the Dual BIST Architecture. The paper introduces the Dual BIST Architecture and demonstrates a set of design configurations to implement it. The presented BIST solution provides a reliable static and dynamic test at the module as well as the bare die levels.
引用
收藏
页码:87 / 95
页数:8
相关论文
共 50 条
  • [41] MULTI-CHIP MODULE TEST AND DIAGNOSTIC METHODOLOGY
    CURTIN, JJ
    WAICUKAUSKI, JA
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1983, 27 (01) : 27 - 34
  • [42] CLAy field configurable multi-chip module
    Nguyen, LT
    Garverick, T
    Field, C
    1966 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES, PROCEEDINGS, 1996, 2794 : 183 - 186
  • [43] Multi-chip assembly based on SiP technology
    Gan, Xuchun
    Deng, Jiang
    PROCEEDINGS OF THE 3RD WORKSHOP ON ADVANCED RESEARCH AND TECHNOLOGY IN INDUSTRY (WARTIA 2017), 2017, 148 : 448 - 452
  • [44] MULTI-CHIP AM-FM RECEIVERS
    HERMAN, PE
    HOKE, LH
    WOOD, RF
    PETROSKY, RL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1968, SC 3 (01) : 41 - &
  • [45] An analog silicon retina with multi-chip configuration
    Kameda, S
    Yagi, T
    PROCEEDINGS OF THE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS 2003, VOLS 1-4, 2003, : 387 - 392
  • [46] ESD characterization of multi-chip RGB LEDs
    Vaccari, S.
    Meneghini, M.
    Griffoni, A.
    Barbisan, D.
    Barbato, M.
    Carraro, S.
    La Grassa, M.
    Meneghesso, G.
    Zanoni, E.
    MICROELECTRONICS RELIABILITY, 2013, 53 (9-11) : 1510 - 1513
  • [47] Measuring 6D chip alignment in multi-chip packages
    Chow, Alex
    Hopkins, David
    Ho, Ron
    Drost, Robert
    2007 IEEE SENSORS, VOLS 1-3, 2007, : 1307 - 1310
  • [48] On-Chip Antenna Arrays for Multi-Chip RF Data Transmission
    Melde, Kathleen L.
    Yoo, Sungjong
    Yeh, Ho-Hsin
    2015 9th European Conference on Antennas and Propagation (EuCAP), 2015,
  • [49] A hybrid optimization approach for chip placement of multi-chip module packaging
    Yang, Ping
    Qin, Xiangnan
    MICROELECTRONICS JOURNAL, 2009, 40 (08) : 1235 - 1243
  • [50] A scalable and fault-tolerant network routing scheme for many-core and multi-chip systems
    Tsai, Wen-Chung
    Chu, Kuo-Chih
    Hu, Yu-Hen
    Chen, Sao-Jie
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (11) : 1433 - 1441