An Effective Multi-Chip BIST Scheme

被引:2
|
作者
Yervant Zorian
Hakim Bederr
机构
[1] LogicVision,
[2] Texas Instruments,undefined
来源
关键词
MCM testing; built-in self-test; DFT;
D O I
暂无
中图分类号
学科分类号
摘要
This paper addresses the general problem of module level test ofassembled Multi-Chip Modules (MCMs) and specifically the performancetest of such modules. It presents a novel solution based-on built-in self-test (BIST). This solutionaugments the conventional single-chip BIST approach, which is used to produce individual good dies, to an effective multi-chip BIST solution. The multi-chip BIST puts the entire module in a self-test mode. The self-test mode not only provides effective detection of static and dynamic faults, but also identifies the failed elements, i.e., bad dies or substrate. The multi-chip self-test scheme is based on pseudo-random test generation and uses multi-signature evaluation. The hardware design ofmulti-chip and single-chip self-test blocks is combined under one common architecture called the Dual BIST Architecture. The paper introduces the Dual BIST Architecture and demonstrates a set of design configurations to implement it. The presented BIST solution provides a reliable static and dynamic test at the module as well as the bare die levels.
引用
收藏
页码:87 / 95
页数:8
相关论文
共 50 条
  • [21] A multi-chip module for physics experiments
    Benso, A
    Chiusano, S
    Giovannetti, S
    Mariani, R
    Motto, S
    Prinetto, P
    1999 INTERNATIONAL CONFERENCE ON HIGH DENSITY PACKAGING AND MCMS, PROCEEDINGS, 1999, 3830 : 108 - 113
  • [22] New polyimide for multi-chip module
    Saito, T.
    Kikuchi, T.
    Sato, H.
    Integration of Fundamental Polymer Science and Technology, 1991,
  • [23] Rapid synthesis of multi-chip systems
    Heo, DH
    Parker, A
    Ravikumar, CP
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 62 - 68
  • [24] PLC Multi-Chip Integration Technologies
    Motohaya Ishii
    光学学报, 2003, (S1) : 199 - 200
  • [25] An automatic channel test scheme for multi-chip stacked package with inductively coupled interconnection
    Cui, Yang
    Yang, Zhuo
    Xiong, Jie
    Cai, Wenwen
    Gao, Hao
    Zou, Wei
    Zhang, Li
    IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS, EDAPS 2023, 2023,
  • [26] 60 GHz multi-chip module based on cost effective hybrid multilayer PWB
    Choi, Sung Tae
    Hamaguchi, Kiyoshi
    Ogawa, Hiroyo
    Tokuda, Kiyohito
    Kim, Yong Hoon
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2007, 49 (09) : 2303 - 2305
  • [27] An efficient test pattern generation scheme for an on chip BIST
    Varaprasad, BKSVL
    Patnaik, LM
    Jamadagni, HS
    Agrawal, VK
    VLSI DESIGN, 2001, 12 (04) : 551 - 562
  • [28] An effective BIST scheme for arithmetic logic units
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    Psarakis, M
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 868 - 877
  • [29] Chip mounting and interconnection in multi-chip modules for space applications
    Nilsson, P
    Jönsson, M
    Stenmark, L
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2001, 11 (04) : 339 - 343
  • [30] Characterizing Multi-Chip GPU Data Sharing
    Zhang, Shiqing
    Naderan-Tahan, Mahmood
    Jahre, Magnus
    Eeckhout, Lieven
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2023, 20 (04)