HW/SW co-design on embedded SoC FPGA for star tracking optimization in space applications

被引:0
|
作者
Vasileios Panousopoulos
Emmanouil Papaloukas
Vasileios Leon
Dimitrios Soudris
Emmanuel Koumandakis
George Lentaris
机构
[1] National Technical University of Athens,
[2] Infinite Orbits,undefined
[3] University of West Attica,undefined
来源
关键词
Star trackers; Space applications; COTS; SoC FPGAs;
D O I
暂无
中图分类号
学科分类号
摘要
Star trackers are crucial for satellite orientation. Improving their efficiency via reconfigurable COTS HW accommodates NewSpace missions. The current work considers SoC FPGAs to leverage both increased reprogramming and high-performance capabilities. Based on a custom sensor+FPGA system, we develop and optimize the algorithmic chain of star tracking by focusing on the acceleration of the image processing parts. We combine multiple circuit design techniques, such as low-level pipelining, word-length optimization, HW/SW co-processing, and parametric HLS+HDL coding, to fine-tune our implementation on Zynq-7020 FPGA when using real and synthetic input data. Overall, with 4-MPixel images, we achieve more than 24 FPS throughput by accelerating >95% of the computation by 8.9×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document}, at system level, while preserving the original SW accuracy and meeting the real-time requirements of the application.
引用
收藏
相关论文
共 50 条
  • [41] DEMAC: A Modular Platform for HW-SW Co-Design
    Perdomo, Diego A. Roa
    Kabrick, Ryan
    Diaz, Jose M. Monsalve
    Raskar, Siddhisanket
    Fox, Dawson
    Gao, Guang R.
    PROCEEDINGS OF FOURTH ANNUAL WORKSHOP ON EMERGING PARALLEL AND DISTRIBUTED RUNTIME SYSTEMS AND MIDDLEWARE (IPDRM 2020), 2020, : 25 - 32
  • [42] An integrated environment for HW/SW co-design based on a CAL specification and HW/SW code generators
    Roquier, Ghislain
    Lucarz, Christophe
    Mattavelli, Marco
    Wipliez, Matthieu
    Raulet, Mickael
    Janneck, Joern W.
    Miller, Ian D.
    Parlour, David B.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 799 - 799
  • [43] HW/SW co-design of dedicated heterogeneous parallel systems: an extended design space exploration approach
    Pomante, Luigi
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (06): : 246 - 254
  • [44] Buffer size driven partitioning for HW/SW co-design
    Lin, TC
    Sait, SM
    Cyre, WR
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 596 - 601
  • [45] FireMarshal: Making HW/SW Co-Design Reproducible and Reliable
    Pemberton, Nathan
    Amid, Alon
    2021 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE (ISPASS 2021), 2021, : 299 - 309
  • [46] A formal approach to HW/SW co-design: The INSYDE project
    Sinclair, D
    Cuypers, L
    Verschaeve, K
    Holz, E
    Birbas, A
    Mariatos, V
    Kyrloglou, N
    Roux, JL
    IEEE SYMPOSIUM AND WORKSHOP ON ENGINEERING OF COMPUTER-BASED SYSTEMS, PROCEEDINGS, 1996, : 372 - 381
  • [47] A Reconfigurable SoPC Based on HW-SW Co-design
    Liu, Limin
    2008 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY, VOLS 1-5, 2008, : 286 - 289
  • [48] Rapid HW/SW co-design of softcore processor systems
    Finc, M
    Zemva, A
    IEEE REGION 8 EUROCON 2003, VOL A, PROCEEDINGS: COMPUTER AS A TOOL, 2003, : 104 - 108
  • [49] Hw/Sw Co-Design technique for 2D fast fourier transform algorithm on Zynq SoC
    Kortli, Yassin
    Gabsi, Souhir
    Jridi, Maher
    Alfalou, Ayman
    Atri, Mohamed
    INTEGRATION-THE VLSI JOURNAL, 2022, 82 : 78 - 88
  • [50] HW/SW Design Space Exploration of A Complementary Filter on Zynq SoC
    Huner, Yakup
    Gayretli, M. Goker
    Yeniceri, Ramazan
    2021 8TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ICEEE 2021), 2021, : 1 - 5