HW/SW co-design on embedded SoC FPGA for star tracking optimization in space applications

被引:0
|
作者
Vasileios Panousopoulos
Emmanouil Papaloukas
Vasileios Leon
Dimitrios Soudris
Emmanuel Koumandakis
George Lentaris
机构
[1] National Technical University of Athens,
[2] Infinite Orbits,undefined
[3] University of West Attica,undefined
来源
关键词
Star trackers; Space applications; COTS; SoC FPGAs;
D O I
暂无
中图分类号
学科分类号
摘要
Star trackers are crucial for satellite orientation. Improving their efficiency via reconfigurable COTS HW accommodates NewSpace missions. The current work considers SoC FPGAs to leverage both increased reprogramming and high-performance capabilities. Based on a custom sensor+FPGA system, we develop and optimize the algorithmic chain of star tracking by focusing on the acceleration of the image processing parts. We combine multiple circuit design techniques, such as low-level pipelining, word-length optimization, HW/SW co-processing, and parametric HLS+HDL coding, to fine-tune our implementation on Zynq-7020 FPGA when using real and synthetic input data. Overall, with 4-MPixel images, we achieve more than 24 FPS throughput by accelerating >95% of the computation by 8.9×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document}, at system level, while preserving the original SW accuracy and meeting the real-time requirements of the application.
引用
收藏
相关论文
共 50 条
  • [21] Energy-Aware Software Development for Embedded Systems in HW/SW Co-Design
    Ehrlich, Paul
    Radke, Stephan
    PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2013, : 232 - 235
  • [22] A New Hw/Sw Co-Design Method For Multiprocessor System On Chip Applications
    Nita, Iulian
    Lazarescu, Vasile
    Constantinescu, Rodica
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 253 - 256
  • [23] Achieving Energy Efficiency by HW/SW Co-design
    Borkar, Shekhar
    2013 THIRD BERKELEY SYMPOSIUM ON ENERGY EFFICIENT ELECTRONIC SYSTEMS (E3S), 2013,
  • [24] HW/SW CO-DESIGN WITH PRAMS USING CODES
    BUCHENRIEDER, K
    SEDLMEIER, A
    VEITH, C
    COMPUTER HARDWARE DESCRIPTION LANGUAGES AND THEIR APPLICATIONS, 1993, 32 : 65 - 78
  • [25] HW/SW co-design of a visual SLAM application
    Jonathan Piat
    Philippe Fillatreau
    Daniel Tortei
    Francois Brenot
    Michel Devy
    Journal of Real-Time Image Processing, 2020, 17 : 667 - 689
  • [26] Towards co-design of HW/SW/Analog systems
    Grimm C.
    Damm M.
    Haase J.
    Lecture Notes in Electrical Engineering, 2010, 78 : 1 - 24
  • [27] HW/SW co-design of a visual SLAM application
    Piat, Jonathan
    Fillatreau, Philippe
    Tortei, Daniel
    Brenot, Francois
    Devy, Michel
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (03) : 667 - 689
  • [28] FADEC: FPGA-based Acceleration of Video Depth Estimation by HW/SW Co-design
    Hashimoto, Nobuho
    Takamaeda-Yamazaki, Shinya
    2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 103 - 111
  • [29] Exploring HW/SW Co-Design for Video Analysis on CPU-FPGA Heterogeneous Systems
    Zhang, Xiaofan
    Ma, Yuan
    Xiong, Jinjun
    Hwu, Wen-Mei W.
    Kindratenko, Volodymyr
    Chen, Deming
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (06) : 1606 - 1619
  • [30] Efficient HW/SW Co-design of FPGA Accelerator to Detect Anomaly Attacks in Smart Grids
    Liu, Hongsen
    Liu, Guangyi
    Li, Shizhong
    Meng, Wenchao
    Wang, Lin
    Sun, Yong
    2024 33RD INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, ISIE 2024, 2024,