HW/SW co-design on embedded SoC FPGA for star tracking optimization in space applications

被引:0
|
作者
Vasileios Panousopoulos
Emmanouil Papaloukas
Vasileios Leon
Dimitrios Soudris
Emmanuel Koumandakis
George Lentaris
机构
[1] National Technical University of Athens,
[2] Infinite Orbits,undefined
[3] University of West Attica,undefined
来源
关键词
Star trackers; Space applications; COTS; SoC FPGAs;
D O I
暂无
中图分类号
学科分类号
摘要
Star trackers are crucial for satellite orientation. Improving their efficiency via reconfigurable COTS HW accommodates NewSpace missions. The current work considers SoC FPGAs to leverage both increased reprogramming and high-performance capabilities. Based on a custom sensor+FPGA system, we develop and optimize the algorithmic chain of star tracking by focusing on the acceleration of the image processing parts. We combine multiple circuit design techniques, such as low-level pipelining, word-length optimization, HW/SW co-processing, and parametric HLS+HDL coding, to fine-tune our implementation on Zynq-7020 FPGA when using real and synthetic input data. Overall, with 4-MPixel images, we achieve more than 24 FPS throughput by accelerating >95% of the computation by 8.9×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document}, at system level, while preserving the original SW accuracy and meeting the real-time requirements of the application.
引用
收藏
相关论文
共 50 条
  • [1] HW/SW co-design on embedded SoC FPGA for star tracking optimization in space applications
    Panousopoulos, Vasileios
    Papaloukas, Emmanouil
    Leon, Vasileios
    Soudris, Dimitrios
    Koumandakis, Emmanuel
    Lentaris, George
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (01)
  • [2] HW/SW co-design for SoC on mobile platforms
    van der Tang, J
    van Rumpt, H
    Kasperkovitz, D
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 19 - 23
  • [3] HW/SW co-design project with FPGA prototyping
    Moreno Zamora, Jose A.
    Valverde Sanchez, Jose V.
    Alvarez Garcia, Francisco J.
    PROCEEDINGS OF 2016 TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING (TAEE 2016), 2016,
  • [4] Optimization of HW/SW co-design: Relevance to configurable processor and FPGA technology
    Xu, Susan
    Pollitt-Smith, Hugh
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 1691 - 1696
  • [5] Enhanced reusability for SoC-based HW/SW co-design
    Boden, M
    Schneider, J
    Feske, K
    Rülke, S
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS: ARCHITECTURES, METHODS AND TOOLS, 2002, : 94 - 99
  • [6] HW/SW Co-Design of the HOG algorithm on a Xilinx Zynq SoC
    Rettkowski, Jens
    Boutros, Andrew
    Goehringer, Diana
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 109 : 50 - 62
  • [7] SoC Design with HW/SW Co-Design Methodology for Wireless Communication System
    Surantha, Nico
    Sutisna, Nana
    Nagao, Yuhei
    Ochi, Hiroshi
    2017 17TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2017,
  • [8] HW/SW Co-Design for Dates Classification on Xilinx Zynq SoC
    Ammari, Ahmed Chiheb
    Khriji, Lazhar
    Awadalla, Medhat
    PROCEEDINGS OF THE 26TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION FRUCT, 2020, : 10 - 15
  • [9] Macro-processing Based SoC SW/HW Co-design Method
    Zhi, Zhao Hong
    PROCEEDINGS OF 2010 CROSS-STRAIT CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY, 2010, : 66 - 71
  • [10] Specification and Modeling of HW/SW CO-Design for Heterogeneous Embedded Systems
    Shaout, Adnan
    El-Mousa, Ali H.
    Mattar, Khalid
    WORLD CONGRESS ON ENGINEERING 2009, VOLS I AND II, 2009, : 273 - +