Design issues of a low power wideband frequency doubler implementation in 0.18 μm CMOS

被引:0
|
作者
Rizwan Murji
M. Jamal Deen
机构
[1] McMaster University,Department of Computer and Electrical Engineering
关键词
Analog mixer; Frequency doubler; Frequency mixing; CMOS integrated circuit design; Wideband;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents design issues of a wideband, low power implementation of a frequency doubler (FD) in a commercial 0.18 μm CMOS process. The FD consists of two identical unbalanced source-coupled pairs with different width-to-length (W/L) ratios, whose inputs are connected in parallel and its output is taken single-ended. Amplitude and phase mismatch at the differential input are considered and it is shown that there is minimal effect on the output amplitude of the 2nd harmonic for a 5 dB difference in input amplitude and a 45° difference in phase. Under matched conditions, the implemented frequency doubler can be operated at a supply voltage as low as 1 V, which corresponded to a power consumption of less than 1 mW, has a 3 dB output bandwidth of 4 GHz and a conversion gain of 2.5 dB. At a supply voltage of 1.2 V, the frequency doubler consumed 1.32 mW, has a 3 dB output bandwidth of 3 GHz and a conversion gain of 5 dB. The phase niose degradation is 6 dB in both cases.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [41] A 5.6 GHz Low Power Balanced VCO in 0.18 μm CMOS
    Jang, Sheng-Lyang
    Liu, Cheng-Chen
    Wu, Chun-Yi
    Juang, Miin-Horng
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (04) : 233 - 235
  • [42] A low power true random number generator in 0.18μm CMOS
    Huang, Zhi-Wen
    Li, Ming
    Wan, Pei-Yuan
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONIC INFORMATION ENGINEERING (CEIE 2016), 2016, 116 : 547 - 553
  • [43] A low-power, high-suppression V-band frequency doubler in 0.13 μm CMOS
    Jung, Dong Yun
    Park, Chul Soon
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (08) : 551 - 553
  • [44] Design and implementation of an IEEE 802.11 baseband OFDM transceiver in 0.18 μm CMOS
    吴斌
    周玉梅
    朱勇旭
    张振东
    蔡菁菁
    半导体学报, 2011, 32 (05) : 76 - 80
  • [45] A low phase noise and low power 3-5 GHz frequency synthesizer in 0.18 μm CMOS technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Salem, Sanaz
    MICROELECTRONICS JOURNAL, 2014, 45 (06) : 740 - 750
  • [47] Design of a low power GPS receiver in 0.18 μm CMOS technology with a ΣΔfractional-N synthesizer
    Di Li
    Yin-tang Yang
    Jiang-an Wang
    Bing Li
    Qiang Long
    Jary Wei
    Nai-di Wang
    Lei Wang
    Qian-kun Liu
    Da-long Zhang
    Journal of Zhejiang University SCIENCE C, 2010, 11 : 444 - 449
  • [48] Design of low-power 10 Gbit/s 1:4 demultiplexer in 0.18 μm CMOS
    Pan, Min
    Feng, Jun
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2013, 43 (02): : 274 - 278
  • [49] Design of an All-Digital, Low Power Time-to-Digital Converter in 0.18μm CMOS
    Pokhara, Ankur
    Agrawal, Jatin
    Mishra, Biswajit
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [50] Design of a low power GPS receiver in 0.18 μm CMOS technology with a ΣΔ fractional-N synthesizer
    Di LI Yintang YANG Jiangan WANG Bing LI Qiang LONG Jary WEI Naidi WANG Lei WANG Qiankun LIU Dalong ZHANG School of Microelectronics Xidian University Xian China Huaxun Microelectronics Corporation Xian China
    Journal of Zhejiang University-Science C(Computer & Electronics), 2010, 11 (06) : 444 - 449