Design issues of a low power wideband frequency doubler implementation in 0.18 μm CMOS

被引:0
|
作者
Rizwan Murji
M. Jamal Deen
机构
[1] McMaster University,Department of Computer and Electrical Engineering
关键词
Analog mixer; Frequency doubler; Frequency mixing; CMOS integrated circuit design; Wideband;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents design issues of a wideband, low power implementation of a frequency doubler (FD) in a commercial 0.18 μm CMOS process. The FD consists of two identical unbalanced source-coupled pairs with different width-to-length (W/L) ratios, whose inputs are connected in parallel and its output is taken single-ended. Amplitude and phase mismatch at the differential input are considered and it is shown that there is minimal effect on the output amplitude of the 2nd harmonic for a 5 dB difference in input amplitude and a 45° difference in phase. Under matched conditions, the implemented frequency doubler can be operated at a supply voltage as low as 1 V, which corresponded to a power consumption of less than 1 mW, has a 3 dB output bandwidth of 4 GHz and a conversion gain of 2.5 dB. At a supply voltage of 1.2 V, the frequency doubler consumed 1.32 mW, has a 3 dB output bandwidth of 3 GHz and a conversion gain of 5 dB. The phase niose degradation is 6 dB in both cases.
引用
收藏
页码:53 / 62
页数:9
相关论文
共 50 条
  • [31] A Wideband Millimeter-Wave Frequency Doubler-Tripler in 0.13-μm CMOS
    Ghouchani, Shadi Saberi
    Paramesh, Jeyanandh
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 65 - 68
  • [32] Design and implementation of a 1-5 GHz UWB low noise amplifier in 0.18 μm CMOS
    Shen, Ming
    Tong, Tian
    Mikkelsen, Jan H.
    Jensen, Ole K.
    Larsen, Torben
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 41 - 48
  • [33] Low frequency noise characterization of 0.18 μm Si CMOS transistors
    Boutchacha, T.
    Ghibaudo, G.
    Physica Status Solidi (A) Applied Research, 1998, 167 (01): : 261 - 270
  • [34] Study of low frequency noise in the 0.18 μm silicon CMOS transistors
    Boutchacha, T
    Ghibaudo, G
    Belmekki, B
    ICMTS 1999: PROCEEDINGS OF THE 1999 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 1999, : 84 - 88
  • [35] Ultra Low Power Capacitive Power Management Unit in 0.18μm CMOS
    Kasodniya, Sanjay K.
    Mishra, Biswajit
    Desai, Nilesh M.
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [36] Low frequency noise characterization of 0.18 μm Si CMOS transistors
    Boutchacha, T
    Ghibaudo, G
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 1998, 167 (01): : 261 - 270
  • [37] LOW VOLTAGE, LOW POWER CHEBYSHEV FILTER IN 0.18 μm CMOS TECHNOLOGY
    Rekha, S.
    Laxminidhi, T.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (07)
  • [38] A 25-75 GHz miniature double balanced frequency doubler in 0.18-μm CMOS technology
    Yang, Tsung-Yu
    Chiou, Hwann-Kaeo
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (04) : 275 - 277
  • [39] A 24-GHz VCO USING ACTIVE FET FREQUENCY DOUBLER IN 0.18-μm CMOS TECHNOLOGY
    Chen, X. -S.
    Chen, Y. -T.
    Lu, C. -L.
    Chuang, H. -R.
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (04) : 940 - 942
  • [40] A 5.2 GHz LOW POWER VCO IN 0.18 μm CMOS PROCESS
    Jang, Sheng-Lyang
    Shen, Kuan-Chun
    Liu, Cheng-Chen
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (04) : 1052 - 1055