Reconfigurable Interpolation Architecture for Multistandard Video Decoding

被引:0
|
作者
Lee G.G. [1 ]
Tai T.-C. [2 ]
Yang W.-C. [1 ]
Chen C.-F. [1 ]
Huang C.-H. [1 ]
机构
[1] Department of Electrical Engineering, National Cheng Kung University, Tainan
[2] Department of Computer Science and Information Engineering, Providence University, Taichung
关键词
Multiple video standards; Reconfigurable architecture; Subpixel interpolation; Video decoding;
D O I
10.1007/s11265-015-1053-x
中图分类号
学科分类号
摘要
Subpixel interpolation is an essential part to increase coding efficiency in many video compression standards. There arises the need to support the interpolation processes in multiple standards. In this paper, we propose a reconfigurable interpolation architecture for video decoding in MPEG-2, MPEG-4, and AVC/H.264. To reduce the hardware complexity and improve the operation efficiency, we analyze the commonality of interpolation filters for target standards. To have efficient memory access, we present a method to arrange data properly in cache memory. Our interpolator adopts the high throughput separated 1-D design and can be adapted to each target standard by using reconfigurable interpolation filters. We design the reconfigurable interpolation filter based on the commonality analysis so that it has very simple structure. The implementation results show that our interpolator consuming 31.7K gates can support processing video with resolution of 1920 × 1088 and frame rate of 30 frames/s. This compares very favorably with the existing architectures in silicon area and performance. © 2015, Springer Science+Business Media New York.
引用
收藏
页码:251 / 264
页数:13
相关论文
共 50 条
  • [21] A Reconfigurable IDCT Architecture for Universal Video Decoders
    Lai, Yeong-Kang
    Lai, Yu-Fan
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1872 - 1879
  • [22] UltraSONIC: A reconfigurable architecture for video image processing
    Haynes, SD
    Epsom, HG
    Cooper, RJ
    McAlpine, PL
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 482 - 491
  • [23] A Reconfigurable Architecture for Entropy Decoding and IDCT in H.264
    Lo, Chia-Cheng
    Tsai, Shang-Ta
    Shieh, Ming-Der
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 279 - 282
  • [24] HEVC INTERPOLATION FILTER ARCHITECTURE FOR QUAD FULL HD DECODING
    Huang, Chao-Tsung
    Juvekar, Chiraag
    Tikekar, Mehul
    Chandrakasan, Anantha P.
    2013 IEEE INTERNATIONAL CONFERENCE ON VISUAL COMMUNICATIONS AND IMAGE PROCESSING (IEEE VCIP 2013), 2013,
  • [25] Architecture and technology for multistandard transceivers
    Mattisson, S
    PROCEEDINGS OF THE 2001 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2001, : 82 - 85
  • [26] Fast Multiple Inverse Transforms With Low-Cost Hardware Sharing Design for Multistandard Video Decoding
    Fan, Chih-Peng
    Fang, Chia-Hao
    Chang, Chia-Wei
    Hsu, Shun-Ji
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (08) : 517 - 521
  • [27] A reconfigurable RF sampling receiver for multistandard applications
    Latiri, Anis
    Joet, Loic
    Desgreys, Patricia
    Loumeau, Patrick
    COMPTES RENDUS PHYSIQUE, 2006, 7 (07) : 785 - 793
  • [28] An efficient streaming and decoding architecture for stored FGS video
    Tung, YS
    Wu, JL
    Hsiao, PK
    Huang, KL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (08) : 730 - 735
  • [29] Towards an Efficient Memory Architecture for Video Decoding Systems
    Bonatto, Alexsandro C.
    Negreiros, Marcelo
    Soares, Andre B.
    Susin, Altamiro A.
    2012 BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEM ENGINEERING (SBESC 2012), 2012, : 198 - 203
  • [30] Architecture for real-time HDTV video decoding
    Computer Engineering Dept., Santa Clara University, Santa Clara, CA 95053, United States
    Tamkang J. Sci. Eng., 2 (53-60):