Fast Multiple Inverse Transforms With Low-Cost Hardware Sharing Design for Multistandard Video Decoding

被引:9
|
作者
Fan, Chih-Peng [1 ]
Fang, Chia-Hao [1 ]
Chang, Chia-Wei [1 ]
Hsu, Shun-Ji [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 402, Taiwan
关键词
Fast algorithm; hardware share; multiple inverse transforms; multistandard; video decoding; ARCHITECTURE; H.264/AVC;
D O I
10.1109/TCSII.2011.2158749
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, fast multiple inverse transform algorithms and their hardware sharing designs for 2 x 2, 4 x 4, and 8 x 8 inverse transforms in H.264/Advanced Video Coding and the 8 x 8 inverse transform in Audio Video Coding Standard, 4 x 4 and 8 x 8 inverse transforms in VC-1, and inverse discrete cosine transform in JPEG and MPEG-1/2/4 are developed with a low hardware cost, for multistandard decoding applications. By matrix factorizations and shift-and-addition computations, the proposed 1-D hardware sharing transform scheme is achieved without multiplications. The hardware cost of the proposed 1-D sharing architecture is smaller than that of the individual and separate designs. Through VLSI implementations with regular modularity, the 2-D transform with the proposed 1-D sharing architecture achieves multistandard real-time video decoding.
引用
收藏
页码:517 / 521
页数:5
相关论文
共 50 条