Efficient Fused MAC Unit Using Multi-Operand Parallel Prefix Adder

被引:0
|
作者
Abinaya A. [1 ]
Maheswari M. [1 ]
机构
[1] K. Ramakrishnan College of Engineering, Tiruchirappalli
关键词
Adders;
D O I
10.3103/S0735272722040057
中图分类号
学科分类号
摘要
Abstract: In this brief, various multi-operand parallel prefix adders are designed and they are implemented in fused multiply-accumulate (MAC) unit. A multi-operand adder is the fascinating technique in contrast with a network of 2-operand adders in many arithmetic applications. Also, the parallel prefix adder is one of the high speed adders. Thus, multi-operand adders are designed using various parallel prefix graphs which are used for implementing fused MAC unit. Initially, the parallel prefix adders are structured and analyzed. Secondly, the designed parallel prefix adders are restructured for multi-operand operations. Finally, MAC unit is implemented using various multi-operand adders. The proposed multi-operand parallel prefix adders are designed in Xilinx Kintex 7 FPGA. In contrast with existing one, the Ladner Fischer multi-operand adder provides optimum results based on the power consumption, area and delay. In accordance with the results attained from Kintex 7 FPGA, the Ladner Fischer multi-operand adder outperforms based on power consumption by 38.06%, path delay by 17.54% and number of LUTs by 26.55% against the existing one. Subsequently, the Fused MAC unit designed using Ladner Fischer multi-operand adder provides the reduction in power consumption by 39.95%, path delay by 16.83% and number of LUTs by 13.73% in contrast with the classical MAC unit. © 2022, Allerton Press, Inc.
引用
收藏
页码:213 / 220
页数:7
相关论文
共 50 条
  • [41] Energy and Space Efficient Parallel Adder Using Molecular Memristors
    Yi, Su-in
    Rath, Santi Prasad
    Deepak, T.
    Venkatesan, T.
    Bhat, Navakanta
    Goswami, Sreebrata
    Williams, R. Stanley
    Goswami, Sreetosh
    ADVANCED MATERIALS, 2023, 35 (37)
  • [42] Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder
    Pinto, Rohan
    Shama, Kumara
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (02)
  • [43] Efficient and Power-Aware Design of a Novel Sparse Kogge-Stone Adder using Hybrid Carry Prefix Generator Adder
    Khan, Anum
    Wairya, Subodh
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2024, 24 (01) : 71 - 80
  • [44] 4-bit Brent kung parallel prefix adder simulation study using silvaco EDA tools
    Abidin, Anas Zainal
    Al Junid, Syed Abdul Mutalib
    Sharif, Khairul Khaizi Mohd
    Othman, Zulkifli
    Haron, Muhammad Adib
    International Journal of Simulation: Systems, Science and Technology, 2012, 13 (3 A): : 51 - 59
  • [45] Performance analysis of an efficient MAC unit using CNTFET technology
    Karthikeyan, K. V.
    Babu, R.
    Mathan, N.
    Karthick, B.
    MATERIALS TODAY-PROCEEDINGS, 2016, 3 (06) : 2525 - 2531
  • [46] High-speed hybrid parallel-prefix carry-select adder using Ling's algorithm
    Lakshmanan
    Meaamar, Ali
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 598 - +
  • [47] Area Efficient Parallel Median Filter Using Approximate Comparator and Faithful Adder
    Vijeyakumar, Krishnasamy Natarajan
    Joel, Peter Thiagarajan Nelson Kingsley
    Jatana, Shree Harpreet Singh
    Saravanakumar, Natarajan
    Kalaiselvi, Sundaram
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1318 - 1331
  • [48] A New Low-Power Hybrid Full Adder Using CCGDI Technique for a Portable MAC Unit
    Mukherjee, Biswarup
    IETE JOURNAL OF RESEARCH, 2025,
  • [49] A New Parallel Prefix Adder Structure With Efficient Critical Delay Path And Gradded Bits Efficiency In CMOS 90nm Technology
    Moqadasi, H.
    Ghaznavi-Ghoushchi, M. B.
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1346 - 1351
  • [50] An efficient parallel prefix matching architecture using Bloom filter for multi-bit trie IP Lookup algorithm in FPGA
    Saravanan, K.
    Senthilkumar, A.
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2015, 9 (5-6): : 803 - 807