Efficient Fused MAC Unit Using Multi-Operand Parallel Prefix Adder

被引:0
|
作者
Abinaya A. [1 ]
Maheswari M. [1 ]
机构
[1] K. Ramakrishnan College of Engineering, Tiruchirappalli
关键词
Adders;
D O I
10.3103/S0735272722040057
中图分类号
学科分类号
摘要
Abstract: In this brief, various multi-operand parallel prefix adders are designed and they are implemented in fused multiply-accumulate (MAC) unit. A multi-operand adder is the fascinating technique in contrast with a network of 2-operand adders in many arithmetic applications. Also, the parallel prefix adder is one of the high speed adders. Thus, multi-operand adders are designed using various parallel prefix graphs which are used for implementing fused MAC unit. Initially, the parallel prefix adders are structured and analyzed. Secondly, the designed parallel prefix adders are restructured for multi-operand operations. Finally, MAC unit is implemented using various multi-operand adders. The proposed multi-operand parallel prefix adders are designed in Xilinx Kintex 7 FPGA. In contrast with existing one, the Ladner Fischer multi-operand adder provides optimum results based on the power consumption, area and delay. In accordance with the results attained from Kintex 7 FPGA, the Ladner Fischer multi-operand adder outperforms based on power consumption by 38.06%, path delay by 17.54% and number of LUTs by 26.55% against the existing one. Subsequently, the Fused MAC unit designed using Ladner Fischer multi-operand adder provides the reduction in power consumption by 39.95%, path delay by 16.83% and number of LUTs by 13.73% in contrast with the classical MAC unit. © 2022, Allerton Press, Inc.
引用
收藏
页码:213 / 220
页数:7
相关论文
共 50 条
  • [31] Design techniques in Carry Select Adder using Parallel prefix adder for improved switching energy
    Sam, Shylu
    Paul, Sam
    Jingle, Diana Jeba
    Paul, Mano
    Anuradha
    Rani, Juliet Sheba
    PRZEGLAD ELEKTROTECHNICZNY, 2021, 97 (05): : 152 - 155
  • [32] Area and Delay Aware Approaches for Realizing Multi-operand Addition on FPGAs Using Twooperand Adders
    Chabini, Noureddine
    Belkouch, Said
    2015 IEEE/ACS 12TH INTERNATIONAL CONFERENCE OF COMPUTER SYSTEMS AND APPLICATIONS (AICCSA), 2015,
  • [33] A design of 4-operand redundant binary parallel adder using neuron MOS
    Sakamoto, M
    Mizukami, S
    Hamano, D
    Fujisaka, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 793 - 796
  • [34] Parallel Prefix Adder Design Using Quantum-dot Cellular Automata
    Escobar, Kim A.
    Ribas, Renato P.
    2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,
  • [35] Design of a WSI scale parallel processor for intelligent robot control based on a dynamic reconfiguration of multi-operand arithmetic units
    Dept. of Syst. and Info. Engineering, Hachinohe Institute of Technology, Hachinohe, 031-8501, Japan
    不详
    不详
    不详
    Systems and Computers in Japan, 2000, 31 (12) : 33 - 42
  • [36] A systematic design of novel energy efficient 64-bit parallel-prefix adder
    Jagadeeshkumar, N.
    Meganathan, D.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (11) : 1821 - 1842
  • [37] A novel hybrid parallel-prefix adder architecture with efficient timing-area characteristic
    Das, Sabyasachi
    Khatri, Sunil P.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 326 - 331
  • [38] Analysis of Mac Unit Using Vedic Multiplier and Sklansky Adder.
    Priya, Kavitha N.
    Karthikeyan, K., V
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 356 - 364
  • [39] Design of Area Efficient Unified Binary/Decimal Adder/Subtractor Using Triple Carry Based Prefix Adder
    Krishnan, Thiruvenkadam
    Anguraj, Parthibaraj
    Saravanan, S.
    Vidya, A.
    Sivanandam, K.
    8th International Conference on Advanced Computing and Communication Systems, ICACCS 2022, 2022, : 1720 - 1725
  • [40] Low Latency Prefix Accumulation Driven Compound MAC Unit for Efficient FIR Filter Implementation
    Hemantha, G. Reddy
    Varadarajan, S.
    Giriprasad, M. N.
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2020, 79 (02): : 135 - 138