High-k Dielectric Double Gate Junctionless (DG-JL) MOSFET for Ultra Low Power Applications- Analytical Model

被引:0
|
作者
Prashant Kumar
Munish Vashishath
Neeraj Gupta
Rashmi Gupta
机构
[1] J.C. Bose University of Science & Technology,Department of Electronics & Communication Engineering
[2] YMCA,Department of Electronics & Communication Engineering
[3] Amity University Haryana,Department of Computer Science & Engineering
[4] Amity University Haryana,undefined
来源
Silicon | 2022年 / 14卷
关键词
Junctionless MOSFET; Gate stack; DIBL; SS; SCEs;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes the impression of low-k/high-k dielectric on the performance of Double Gate Junction less (DG-JL) MOSFET. An analytical model of the threshold voltage of DG-JLFET has been presented. Poisson’s equation is solved using the parabolic approximation to find out the threshold voltage. The effect of high-k on various performance parameters of N-type DG-JLFET is explored. The comparative analysis has been carried out between conventional gate oxide, multi oxide and high-k oxide in terms of Drain Induced Barrier Lowering (DIBL), threshold voltage, figure of merit (ION/IOFF) and sub-threshold slope (SS). The high-k oxide has shown superlative performance as compared to others. The results are further analyzed for various device structures. The DG-JLFET with HfO2 exhibits excellent attainment by mitigating the Short Channel Effects (SCEs). The significant reduction in off current makes the device suitable for ultra-low power applications. There is a 61.9 % and 34.29 % improvement in the figure of merit and sub-threshold slope in the proposed device as compared to other devices. The simulation of DG-JLFET is carried out using the Silvaco TCAD tool.
引用
收藏
页码:7725 / 7734
页数:9
相关论文
共 50 条
  • [1] High-k Dielectric Double Gate Junctionless (DG-JL) MOSFET for Ultra Low Power Applications- Analytical Model
    Kumar, Prashant
    Vashishath, Munish
    Gupta, Neeraj
    Gupta, Rashmi
    SILICON, 2022, 14 (13) : 7725 - 7734
  • [2] Analytical modeling and simulation of workfunction engineered gate junctionless high-k dielectric Double Gate MOSFET: A comparative study
    Dept. of Electronics and Telecommunication Engineering, Jadavpur University, India
    IET Conf Publ, CP683 (428-432):
  • [3] Nanoscale Tri Gate MOSFET for Ultra Low Power Applications Using High-k Dielectrics
    Nirmal, D.
    Kumar, P. Vijay
    Joy, Doreen
    Jebalin, Binola K.
    Kumar, N. Mohan
    PROCEEDINGS OF THE 2013 IEEE 5TH INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2013, : 12 - 19
  • [4] A Holistic Approach on Junctionless Dual Material Double Gate (DMDG) MOSFET with High k Gate Stack for Low Power Digital Applications
    S. Darwin
    T. S. Arun Samuel
    Silicon, 2020, 12 : 393 - 403
  • [5] A Holistic Approach on Junctionless Dual Material Double Gate (DMDG) MOSFET with High k Gate Stack for Low Power Digital Applications
    Darwin, S.
    Arun Samuel, T. S.
    SILICON, 2020, 12 (02) : 393 - 403
  • [6] Effect of high-k and vacuum dielectrics as gate stack on a junctionless cylindrical surrounding gate (JL-CSG) MOSFET
    Sharma, Aniruddh
    Jain, Arushi
    Pratap, Yogesh
    Gupta, R. S.
    SOLID-STATE ELECTRONICS, 2016, 123 : 26 - 32
  • [7] Analytical Model of Double Gate MOSFET for High Sensitivity Low Power Photosensor
    Gautam, Rajni
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (05) : 500 - 510
  • [8] Nanoscale channel engineered double gate MOSFET for mixed signal applications using high-k dielectric
    Nirmal, D.
    Vijayakumar, P.
    Shruti, K.
    Mohankumar, N.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (06) : 608 - 618
  • [9] Mathematical Modeling of Junctionless Triple Material Double Gate MOSFET for Low Power Applications
    Darwin, S.
    Samuel, Arun T. S.
    JOURNAL OF NANO RESEARCH, 2019, 56 : 71 - 79
  • [10] Impact of high-k gate dielectric on analog and RF performance of nanoscale DG-MOSFET
    Pradhan, K. P.
    Mohapatra, S. K.
    Sahu, P. K.
    Behera, D. K.
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 144 - 151