High-k Dielectric Double Gate Junctionless (DG-JL) MOSFET for Ultra Low Power Applications- Analytical Model

被引:0
|
作者
Prashant Kumar
Munish Vashishath
Neeraj Gupta
Rashmi Gupta
机构
[1] J.C. Bose University of Science & Technology,Department of Electronics & Communication Engineering
[2] YMCA,Department of Electronics & Communication Engineering
[3] Amity University Haryana,Department of Computer Science & Engineering
[4] Amity University Haryana,undefined
来源
Silicon | 2022年 / 14卷
关键词
Junctionless MOSFET; Gate stack; DIBL; SS; SCEs;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes the impression of low-k/high-k dielectric on the performance of Double Gate Junction less (DG-JL) MOSFET. An analytical model of the threshold voltage of DG-JLFET has been presented. Poisson’s equation is solved using the parabolic approximation to find out the threshold voltage. The effect of high-k on various performance parameters of N-type DG-JLFET is explored. The comparative analysis has been carried out between conventional gate oxide, multi oxide and high-k oxide in terms of Drain Induced Barrier Lowering (DIBL), threshold voltage, figure of merit (ION/IOFF) and sub-threshold slope (SS). The high-k oxide has shown superlative performance as compared to others. The results are further analyzed for various device structures. The DG-JLFET with HfO2 exhibits excellent attainment by mitigating the Short Channel Effects (SCEs). The significant reduction in off current makes the device suitable for ultra-low power applications. There is a 61.9 % and 34.29 % improvement in the figure of merit and sub-threshold slope in the proposed device as compared to other devices. The simulation of DG-JLFET is carried out using the Silvaco TCAD tool.
引用
收藏
页码:7725 / 7734
页数:9
相关论文
共 50 条
  • [31] A Noise Immune Double Suspended Gate MOSFET for Ultra Low-Power Applications
    Sengupta, Savio Jay
    Goswami, Bijoy
    Das, Pritam
    Sarkar, Subir Kumar
    SILICON, 2022, 14 (10) : 5091 - 5101
  • [32] A fringing-capacitance model for deep-submicron MOSFET with high-k gate dielectric
    Ji, F.
    Xu, J. P.
    Lai, P. T.
    Guan, J. G.
    MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 693 - 697
  • [33] A 2D analytical model for SCEs in MOSFETs with high-k gate dielectric
    Xie, Qian
    Xu, Jun
    Ren, Tianling
    Taur, Yuan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (03)
  • [34] Low temperature MOSFET technology with Schottky barrier source/drain, high-K gate dielectric and metal gate electrode
    Zhu, SY
    Yu, HY
    Chen, JD
    Whang, SJ
    Chen, JH
    Shen, C
    Zhu, CX
    Lee, SJ
    Li, MF
    Chan, DSH
    Yoo, WJ
    Du, AY
    Tung, CH
    Singh, J
    Chin, A
    Kwong, DL
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1987 - 1992
  • [35] RESOLVING THE BIAS POINT FOR WIDE RANGE OF TEMPERATURE APPLICATIONS IN HIGH-K/METAL GATE NANOSCALE DG-MOSFET
    Mohapatra, Sushanta K.
    Pradhan, Kumar P.
    Sahu, Prasanna K.
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2014, 27 (04) : 613 - 619
  • [36] Lateral Power Fin MOSFET With a High-k Passivation for Ultra-Low On-Resistance
    Cheng, Junji
    Lin, Jingjie
    Chen, Weizhen
    Wu, Shiying
    Huang, Haimeng
    Yi, Bo
    IEEE ACCESS, 2020, 8 : 48991 - 48999
  • [37] Implementation of nanoscale circuits using dual metal gate engineered nanowire MOSFET with high-k dielectrics for low power applications
    Pravin, J. Charles
    Nirmal, D.
    Prajoon, P.
    Ajayan, J.
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2016, 83 : 95 - 100
  • [38] An analytical 2-D model of triple metal double gate graded channel junctionless MOSFET with hetero-dielectric gate oxide stack
    Das, Shib Sankar
    Majumder, Barun
    Ghosh, Ankush
    SOLID STATE COMMUNICATIONS, 2021, 340
  • [39] Performance Investigation of Gate Engineered tri-Gate SOI TFETs with Different High-K Dielectric Materials for Low Power Applications
    Vimala, P.
    Samuel, T. S. Arun
    Pandian, M. Karthigai
    SILICON, 2020, 12 (08) : 1819 - 1829
  • [40] A High-k, Metal Gate Vertical-Slit FET for Ultra-Low Power and High-Speed Applications
    Kumar, Somesh
    Kaur, Sarabjeet
    Sharma, Rohit
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,