A 1.4-mW 10-Bit 150-MS/s SAR ADC With Nonbinary Split Capacitive DAC in 65-nm CMOS

被引:32
|
作者
Li, Dengquan [1 ]
Zhu, Zhangming [1 ]
Ding, Ruixue [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter; successive approximation register; nonbinary; split capacitors;
D O I
10.1109/TCSII.2017.2756036
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a high-speed successive approximation register analog-to-digital converter (ADC) with nonbinary searching technique. By inserting redundancy in the first five decision steps, the digital-to-analog converter (DAC) settling errors can be tolerated and settling time can thus be reduced. In addition, split capacitor technology has also been adopted to further boost the conversion speed. With split switching method, no common mode voltage is needed in DAC reset phase and dynamic offset can be removed as well. Full adder-based encoder is employed to convert the raw 11-bit to 10-bit binary codes, showing less power penalty. The prototype ADC fabricated in 65-nm CMOS achieves 51.1 dB SNDR and 62.3 dB SFDR at 150-MS/s sampling rate. It consumes 1.4 mW, resulting in a Walden figure of merit of 31.8 fJ/conversion step.
引用
收藏
页码:1524 / 1528
页数:5
相关论文
共 50 条
  • [21] Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS
    Harikumar, Prakash
    Wikner, J. Jacob
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 249 - 252
  • [22] A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC
    Kuo, Hsuan-Lun
    Lu, Chih-Wen
    Lin, Shuw-Guann
    Chang, Da-Chiang
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [23] A 48-mW, 12-bit, 150-MS/s Pipelined ADC with Digital Calibration in 65nm CMOS
    Peng, Bei
    Huang, Guanzhong
    Li, Hao
    Wan, Peiyuan
    Lin, Pingfen
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [24] A 14-bit 40-MS/s Split-DAC based SAR ADC in 65 nm CMOS
    Liang, Wenjie
    Duan, Quanzhen
    MICROELECTRONICS JOURNAL, 2022, 123
  • [25] A 10-bit 200 kS/s 65 nm CMOS SAR ADC IP core
    Yang Y.-T.
    Tong X.-Y.
    Zhu Z.-M.
    Guan X.-G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (12): : 2993 - 2998
  • [26] A 10 bit 90 MS/s SAR ADC in a 65 nm CMOS Technology
    Digel, Johannes
    Groezing, Markus
    Berroth, Manfred
    2016 IEEE 16TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2016, : 110 - 112
  • [27] A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer
    Harikumar, Prakash
    Wikner, J. Jacob
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 28 - 38
  • [28] A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Guan-Ying
    Shyu, Ya-Ting
    Liu, Yen-Ting
    Chang, Soon-Jyh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 570 - 581
  • [29] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [30] An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3434 - 3443