Logical Clustering for Fast Clock Skew Scheduling

被引:0
|
作者
Yang, Liang [1 ]
Zhao, Jiye [1 ]
Fan, Baoxia [1 ]
Zhang, Ge [1 ]
机构
[1] Chinese Acad Sci, ICT, Key Lab Comp Syst & Architecture, Beijing 100190, Peoples R China
来源
2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2 | 2009年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock skew scheduling (CSS) is an effective approach to improve the circuit frequency in synchronous circuits. Most previous works about CSS were based on individual registers, but they suffered from scaling problems for large designs. To alleviate this problem, we introduce a novel abstract layer called logical cluster instead of traditional register. A bounded logical clustering method based on timing relation (TRLC) is proposed to reduce the number of independent nodes, and then the tradeoff between aggregation degree and potential upper bound of optimal frequency is analyzed. Furthermore, a bus group logical clustering method (BGLC) is presented to achieve higher aggregation if additional logic information is available. Our experiments show that our approaches achieve significant reduction for the input size of CSS problem even by orders of magnitude, and derive a superlinear or even exponential speedup in runtime.
引用
收藏
页码:208 / 211
页数:4
相关论文
共 50 条
  • [31] Power supply noise suppression via clock skew scheduling
    Lam, WCD
    Koh, CK
    Tsao, CWA
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 355 - 360
  • [32] Early planning for clock Skew scheduling during register binding
    Ni, Min
    Memik, Seda Ogrenci
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 429 - 434
  • [33] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 800 - 803
  • [34] Fast clock tree generation using Exact Zero Skew clock routing algorithm
    Reaz, M.B.I.
    Ibrahimy, M.I.
    Amin, N.
    Journal of Applied Sciences, 2009, 9 (11) : 2150 - 2155
  • [35] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 382 - 385
  • [36] Clock Skew Scheduling for Soft-Error-Tolerant Sequential Circuits
    Wu, Kai-Chiang
    Marculescu, Diana
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 717 - 722
  • [37] SmipRef: An efficient method for multi-domain clock skew scheduling
    Zhi, Yanling
    Luk, Wai-Shing
    Zhou, Hai
    Zeng, Xuan
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) : 392 - 403
  • [38] A Revisit to the Primal-Dual Based Clock Skew Scheduling Algorithm
    Ni, Min
    Memik, Seda Ogrenci
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 755 - 764
  • [39] Low Power Discrete Voltage Assignment Under Clock Skew Scheduling
    Li, Li
    Sun, Jian
    Lu, Yinghai
    Zhou, Hai
    Zeng, Xuan
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [40] Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling
    Kim, Juyeon
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (04) : 641 - 654