A High Speed Low Power Pipelined SAR Analog to Digital Converter

被引:0
|
作者
Kuo, Ko-Chi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp & Sci Engn, Kaohsiung, Taiwan
关键词
Successive Approximation Register; Analog to Digital Converter; low power; high speed; ADC;
D O I
10.1109/icicdt.2019.8790872
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
By combining the advantages of the high speed and high resolution pipelined ADC and the low power SAR ADC, the two stages pipelined SAR ADC is proposed. It mainly reduces the power hungry operation amplifier by removing the front-end sample-and-hold circuit of the capacitor array in SAR ADCs and the sampling switch. Hence, the whole circuit only requires one operational amplifier which is used in the MDAC circuit. The capacitor arrays used in the SAR ADC adopt the monotonic switching procedure to achieve a better energy efficiency and a higher operation speed. An additional comparator for the MSB of the proposed ADC is designed for the ADC using in the sample phasing. It can enhance the sampling rate and can relax the design difficulty of the operation amplifier in the MDAC. The simulated results show that the proposed pipelined SAR ADC can be operated at 80MS/s with 11.17 ENOB and is implemented in TSMC 0.18um process and 1.8V supply voltage.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] HIGH-ACCURACY HIGH-SPEED ANALOG DIGITAL CONVERTER
    SOLODIMOV, AA
    POLUBABKIN, YV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1986, 29 (02) : 381 - 384
  • [42] HIGH-SPEED SPECTROMETRIC ANALOG-DIGITAL CONVERTER
    ZHUKOV, AV
    MAKHOV, VN
    RZHENDINSKAYA, SN
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1984, 27 (02) : 346 - 348
  • [43] High-Speed Digital-to-Analog Converter Concepts
    Schmidt, Christian
    Kottke, Christoph
    Jungnickel, Volker
    Freund, Ronald
    NEXT-GENERATION OPTICAL COMMUNICATION: COMPONENTS, SUB-SYSTEMS, AND SYSTEMS VI, 2017, 10130
  • [44] HIGH-SPEED ANALOG-DIGITAL CONVERTER.
    Vetlugin, E.P.
    Lavrushev, A.I.
    Marinina, E.D.
    Povidaiko, P.M.
    Sobolev, A.N.
    Instruments and Experimental Techniques (English Translation of Pribory I Tekhnika Eksperimenta), 1979, 22 (2 pt 1): : 424 - 427
  • [45] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [46] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [47] A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator
    Yang, BD
    Kim, LS
    Yu, HK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 373 - 376
  • [48] A low-power design methodology for high-resolution pipelined analog-to-digital converters
    Lotfi, R
    Taherzadeh-Sani, M
    Azizi, MY
    Shoaei, O
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 334 - 339
  • [49] A high speed pipelined analog-to-digital converter using modified time-shifted correlated double sampling technique
    Lin, Jin-Fu
    Chang, Soon-Jyh
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5367 - +
  • [50] A Pipelined Memristive Neural Network Analog-to-Digital Converter
    Danial, Loai
    Sharma, Kanishka
    Kvatinsky, Shahar
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,