Power Efficient LCR Dual Keeper Domino Logic Circuit

被引:0
|
作者
Deo, Manish [1 ]
Kumar, Manish [1 ]
机构
[1] Madan Mohan Malaviya Univ Technol, Dept Elect & Commun Engn, Gorakhpur, Uttar Pradesh, India
来源
关键词
Domino logic circuit; power; keeper transistor; leakage current; dual keeper;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In VLSI circuit design researchers are concerned about reduction of the power. Domino logic circuit fulfills this goal. This paper proposes a low power domino logic circuit in which the evaluation network has been modified for a significant reduction in power. In the proposed work, a current minor circuit and an additional discharge path are introduced. The current mirror circuit replicates and tracks leakage current while an additional discharge path facilitates dynamic node faster discharging during the evaluation phase. The simulations are performed using CADENCE virtuoso EDA tool with the help of UMC 45 nm, 90 nm and 180 nm technology library for 2,4 and 8 inputs AND and OR gates. The proposed circuit consumes lesser power as compared to some existing circuits. The proposed circuit consumes 38.92% and 17.90% less power as compared to some existing domino logic circuits for 8-bit input OR gate in 180nm technology. The power is reduced by 68.68%, 17.85% and 87.65%, 29.69% respectively in 90 nm and 45 nm technology as compared with other existing circuits.
引用
收藏
页码:61 / 69
页数:9
相关论文
共 50 条
  • [41] Low power, high speed and noise immune wide-OR footless domino circuit using keeper controlled method
    Amit Kumar Pandey
    Shipra Upadhyay
    Tarun Kumar Gupta
    Pawan Kumar Verma
    Analog Integrated Circuits and Signal Processing, 2019, 100 : 79 - 91
  • [42] High Speed Domino Logic Circuit for Improved Performance
    Shiksha
    Kashyap, Kamal Kant
    2014 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES), 2014,
  • [43] A contention-alleviated static keeper for high-performance domino logic circuits
    Shieh, SJ
    Wang, JS
    Yeh, YH
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 707 - 710
  • [44] Compensating for the Keeper Current of CMOS Domino Logic Using a Well Designed NMOS Transistor
    Sharroush, Sherif M.
    Abdalla, Yasser S.
    Dessouki, Ahmed A.
    El-Badawy, El-Sayed A.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 614 - 621
  • [45] Dual threshold voltage domino logic synthesis for high performance with noise and power constraint
    Jung, SO
    Kim, KW
    Kang, SMS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 260 - 265
  • [46] CNTFET Circuit-Based Wide Fan-In Domino Logic for Low Power Applications
    Sharma, Vijay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (02)
  • [47] Analysis of Noise Immunity for Wide OR Footless Domino Circuit Using Keeper Controlling Network
    Pandey, Amit Kumar
    Verma, Pawan Kumar
    Verma, Rajesh
    Gupta, Tarun Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4599 - 4616
  • [48] Analysis of Noise Immunity for Wide OR Footless Domino Circuit Using Keeper Controlling Network
    Amit Kumar Pandey
    Pawan Kumar Verma
    Rajesh Verma
    Tarun Kumar Gupta
    Circuits, Systems, and Signal Processing, 2018, 37 : 4599 - 4616
  • [49] A High Performance Dynamic Logic with nMOS based Resistive Keeper Circuit
    Islam, Riazul
    Sharif, Kazi Fatima
    Al Mamun, Abdullah
    Miran, Md Shah
    Biswas, Satyendra N.
    Das, Sunil R.
    Assaf, Mansour
    Groza, Voicu
    2017 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE), 2017, : 60 - 64
  • [50] AN EFFICIENT SCALING PROCEDURE FOR DOMINO CMOS LOGIC
    WURTZ, LT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (09) : 979 - 982