Process variation-aware performance analysis of asynchronous circuits

被引:4
|
作者
Raji, Mohsen [1 ]
Ghavami, Behnam [1 ]
Pedram, Hossein [1 ]
Zarandi, Hamid R. [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Dept Comp Engn & Informat Technol, Tehran, Iran
来源
MICROELECTRONICS JOURNAL | 2010年 / 41卷 / 2-3期
关键词
Asynchronous circuits; Process variation; Spatial correlation; Timed Petri-Net;
D O I
10.1016/j.mejo.2009.12.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Current technology trends have led to the growing impact of process variations on performance of asynchronous circuits. As it is imperative to model process parameter variations for sub-100nm technologies to produce a more real performance metric, it is equally important to consider the correlation of these variations to increase the accuracy of the performance computation. In this paper, we present an efficient method for performance evaluation of asynchronous circuits considering inter- and intra-die process variation. The proposed method includes both statistical static timing analysis (SSTA) and statistical Timed Petri-Net based simulation. Template-based asynchronous circuit has been modeled using Variant-Timed Petri-Net. Based on this model, the proposed SSTA calculates the probability density function of the delay of global critical cycle. The efficiency for the proposed SSTA is obtained from a technique that is derived from the principal component analysis (PCA) method. This technique simplifies the computation of mean, variance and covariance values of a set of correlated random variables. In order to consider spatial correlation in the Petri-Net based simulation, we also include a correlation coefficient to the proposed Variant-Timed Petri-Net which is obtained from partitioning the circuit. We also present a simulation tool of Variant-Timed Petri-Net and the results of the experiments are compared with Monte Carlo simulation-based method. (C) 2009 Elsevier Ltd. Al! rights reserved.
引用
收藏
页码:99 / 108
页数:10
相关论文
共 50 条
  • [41] A Variation-aware Hold Time Fixing Methodology for Single Flux Quantum Logic Circuits
    Li, Xi
    Shahsavani, Soheil Nazar
    Zhou, Xuan
    Pedram, Massoud
    Beerel, Peter A.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2021, 26 (06)
  • [42] Variation-Aware Voltage Level Selection
    Chandra, Saumya
    Raghunathan, Anand
    Dey, Sujit
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 925 - 936
  • [43] Timing analysis with compact variation-aware standard cell models
    Aftabjahani, Seyed-Abdollah
    Milor, Linda
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (03) : 312 - 320
  • [44] Fast, Accurate Variation-Aware Path Timing Computation for Sub-threshold Circuits
    Zhang, Yanqing
    Calhoun, Benton H.
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 243 - 248
  • [45] Variation-Aware Variable Latency Design
    Gupta, Saket
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1106 - 1117
  • [46] Novel Variation-Aware STA Methodology
    Kuriyama, Shigeru
    Yoshikawa, Atsushi
    Tanaka, Genichi
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 92 - 95
  • [47] Variation-aware semantic image synthesis
    Xu, Mingle
    Lee, Jaehwan
    Yoon, Sook
    Kim, Hyongsuk
    Park, Dong Sun
    IMAGE AND VISION COMPUTING, 2024, 142
  • [48] Variation-aware Binarized Memristive Networks
    Lammie, Corey
    Krestinskaya, Olga
    James, Alex
    Azghadi, Mostafa Rahimi
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 490 - 493
  • [49] Variation-Aware Deep Nanometer Gate Performance Modeling: An Analytical Approach
    Chen, Min
    Yi, Yang
    Zhao, Wei
    Ma, Dian
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 410 - 413
  • [50] Variation-Aware Layout-Driven Scheduling for Performance Yield Optimization
    Lucas, Gregory
    Chen, Deming
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 17 - 24