Process variation-aware performance analysis of asynchronous circuits

被引:4
|
作者
Raji, Mohsen [1 ]
Ghavami, Behnam [1 ]
Pedram, Hossein [1 ]
Zarandi, Hamid R. [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Dept Comp Engn & Informat Technol, Tehran, Iran
来源
MICROELECTRONICS JOURNAL | 2010年 / 41卷 / 2-3期
关键词
Asynchronous circuits; Process variation; Spatial correlation; Timed Petri-Net;
D O I
10.1016/j.mejo.2009.12.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Current technology trends have led to the growing impact of process variations on performance of asynchronous circuits. As it is imperative to model process parameter variations for sub-100nm technologies to produce a more real performance metric, it is equally important to consider the correlation of these variations to increase the accuracy of the performance computation. In this paper, we present an efficient method for performance evaluation of asynchronous circuits considering inter- and intra-die process variation. The proposed method includes both statistical static timing analysis (SSTA) and statistical Timed Petri-Net based simulation. Template-based asynchronous circuit has been modeled using Variant-Timed Petri-Net. Based on this model, the proposed SSTA calculates the probability density function of the delay of global critical cycle. The efficiency for the proposed SSTA is obtained from a technique that is derived from the principal component analysis (PCA) method. This technique simplifies the computation of mean, variance and covariance values of a set of correlated random variables. In order to consider spatial correlation in the Petri-Net based simulation, we also include a correlation coefficient to the proposed Variant-Timed Petri-Net which is obtained from partitioning the circuit. We also present a simulation tool of Variant-Timed Petri-Net and the results of the experiments are compared with Monte Carlo simulation-based method. (C) 2009 Elsevier Ltd. Al! rights reserved.
引用
收藏
页码:99 / 108
页数:10
相关论文
共 50 条
  • [31] Process Variation-Aware Analytical Modeling of Subthreshold Leakage Power
    Anala, M.
    Harish, B. P.
    2019 IEEE 29TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS 2019), 2019, : 119 - 124
  • [32] Variation-Aware Delay Fault Testing for Carbon-Nanotube FET Circuits
    Banerjee, Sanmitra
    Chaudhuri, Arjun
    Ning, August
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (02) : 409 - 422
  • [33] Variation-Aware Deterministic ATPG
    Sauer, Matthias
    Polian, Ilia
    Imhof, Michael E.
    Mumtaz, Abdullah
    Schneider, Eric
    Czutro, Alexander
    Wunderlich, Hans-Joachim
    Becker, Bernd
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [34] Noise and Variation-Aware Modeling and Characterization of Integrated Circuits using Network Representations
    Wane, Sidina
    Bajon, Damienne
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTROMAGNETICS IN ADVANCED APPLICATIONS (ICEAA), 2015, : 1550 - 1553
  • [35] Variation-Aware Clock Network Design Methodology for Ultralow Voltage (ULV) Circuits
    Zhao, Xin
    Tolbert, Jeremy R.
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1222 - 1234
  • [36] Variation-aware fault modeling
    HOPSCH Fabian
    BECKER Bernd
    HELLEBRAND Sybille
    POLIAN Ilia
    STRAUBE Bernd
    VERMEIREN Wolfgang
    WUNDERLICH Hans-Joachim
    ScienceChina(InformationSciences), 2011, 54 (09) : 1813 - 1826
  • [37] Photonic device sensitivity analysis methods: towards process variation-aware silicon photonics design
    El-Henawy, Sally I.
    Zhang, Zhengxing
    Miller, Ryan
    Boning, Duane S.
    OPTICAL MODELING AND SYSTEM ALIGNMENT, 2019, 11103
  • [38] Fine-grained Fault Tolerance for Process Variation-aware Caches
    Mahmood, Tayyeb
    Kim, Soontae
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 46 - 51
  • [39] Process variation-aware estimation of static leakage power in nano CMOS
    Harish, B. P.
    Bhat, Navakanta
    Patil, Mahesh B.
    SISPAD 2007: SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2007, 2007, : 393 - +
  • [40] Towards Variation-Aware Test Methods
    Polian, Ilia
    Becker, Bernd
    Hellebrand, Sybille
    Wunderlich, Hans-Joachim
    Maxwell, Peter
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 219 - 225