Evaluation of Side-Channel Leakage Simulation by Using EMC Macro-Model of Cryptographic Devices

被引:4
|
作者
Yano, Yusuke [1 ,3 ]
Iokibe, Kengo [1 ]
Teshima, Toshiaki [1 ]
Toyota, Yoshitaka [1 ]
Katashita, Toshihiro [2 ]
Hori, Yohei [2 ]
机构
[1] Okayama Univ, Grad Sch Nat Sci & Technol, Okayama 7008530, Japan
[2] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki 3058568, Japan
[3] Kyoto Univ, Grad Sch Engn, Kyoto 6158510, Japan
关键词
side-channel attack; dynamic current consumption simulation; EMC macro-model; RTL simulation; FPGA; cryptographic device; NOISE;
D O I
10.1587/transcom.2020EBP3015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Side-channel (SC) leakage from a cryptographic device chip is simulated as the dynamic current flowing out of the chip. When evaluating the simulated current, an evaluation by comparison with an actual measurement is essential; however, it is difficult to compare them directly. This is because a measured waveform is typically the output voltage of probe placed at the observation position outside the chip, and the actual dynamic current is modified by several transfer impedances. Therefore, in this paper, the probe voltage is converted into the dynamic current by using an EMC macro-model of a cryptographic device being evaluated. This paper shows that both the amplitude and the SC analysis (correlation power analysis and measurements to disclosure) results of the simulated dynamic current were evaluated appropriately by using the EMC macro-model. An evaluation confirms that the shape of the simulated current matches the measured one; moreover, the SC analysis results agreed with the measured ones well. On the basis of the results, it is confirmed that a register-transfer level (RTL) simulation of the dynamic current gives a reasonable estimation of SC traces.
引用
收藏
页码:178 / 186
页数:9
相关论文
共 50 条
  • [31] Leakage Certification Revisited: Bounding Model Errors in Side-Channel Security Evaluations
    Bronchain, Olivier
    Hendrickx, Julien M.
    Massart, Clement
    Olshevsky, Alex
    Standaert, Francois-Xavier
    ADVANCES IN CRYPTOLOGY - CRYPTO 2019, PT 1, 2019, 11692 : 713 - 737
  • [32] A Fast Side-Channel Leakage Simulation Technique Based on IC Chip Power Modeling
    Tsukioka, Akihiro
    Srinivasan, Karthik
    Wan, Shan
    Lin, Lang
    Li, Ying-Shiun
    Chang, Norman
    Nagata, Makoto
    IEEE LETTERS ON ELECTROMAGNETIC COMPATIBILITY PRACTICE AND APPLICATIONS, 2019, 1 (04): : 83 - 87
  • [33] Detection of Counterfeit ICs Using Public Identification Sequences and Side-Channel Leakage
    Samarin, Peter
    Lemke-Rust, Kerstin
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2019, 14 (03) : 803 - 813
  • [34] Simulation-based evaluation of bit-interaction side-channel leakage on RISC-V: extended version
    Tamon Asano
    Takeshi Sugawara
    Journal of Cryptographic Engineering, 2024, 14 : 165 - 180
  • [35] Tolerance Evaluation Against Deep Learning Side-Channel Attack on AES in Automotive Microcontroller With Uncertain Leakage Model
    Himuro, Masaki
    Kawahara, Naoto
    Amanuma, Yoshiyuki
    Iokibe, Kengo
    Nogami, Yasuyuki
    Toyota, Yoshitaka
    PROCEEDINGS OF THE 2024 IEEE JOINT INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY: EMC JAPAN/ASIAPACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, EMC JAPAN/APEMC OKINAWA 2024, 2024, : 528 - 531
  • [36] PRIMER: Profiling Interrupts Using Electromagnetic Side-Channel for Embedded Devices
    Dey, Moumita
    Yilmaz, Baki Berkay
    Prvulovic, Milos
    Zajic, Alenka
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 71 (08) : 1824 - 1838
  • [37] Simulation-based evaluation of bit-interaction side-channel leakage on RISC-V: extended version
    Asano, Tamon
    Sugawara, Takeshi
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2024, 14 (01) : 165 - 180
  • [38] An Improved Macro-Model for Simulation of Single Electron Transistor (SET) Using HSPICE
    Karimian, M.
    Dousti, M.
    Pouyan, M.
    Faez, R.
    IEEE TIC-STH 09: 2009 IEEE TORONTO INTERNATIONAL CONFERENCE: SCIENCE AND TECHNOLOGY FOR HUMANITY, 2009, : 1000 - 1004
  • [39] Evaluation of Timing Side-channel Leakage on a Multiple-target Dynamic Binary Translator
    Napoli, Otavio O.
    do Rosario, Vanderson Martins
    Aranha, Diego F.
    Borin, Edson
    2018 SYMPOSIUM ON HIGH PERFORMANCE COMPUTING SYSTEMS (WSCAD 2018), 2018, : 198 - 204
  • [40] A Hardware-Based Countermeasure to Reduce Side-Channel Leakage: Design, Implementation, and Evaluation
    Gornik, Andreas
    Moradi, Amir
    Oehm, Juergen
    Paar, Christof
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (08) : 1308 - 1319