Evaluation of Side-Channel Leakage Simulation by Using EMC Macro-Model of Cryptographic Devices

被引:4
|
作者
Yano, Yusuke [1 ,3 ]
Iokibe, Kengo [1 ]
Teshima, Toshiaki [1 ]
Toyota, Yoshitaka [1 ]
Katashita, Toshihiro [2 ]
Hori, Yohei [2 ]
机构
[1] Okayama Univ, Grad Sch Nat Sci & Technol, Okayama 7008530, Japan
[2] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki 3058568, Japan
[3] Kyoto Univ, Grad Sch Engn, Kyoto 6158510, Japan
关键词
side-channel attack; dynamic current consumption simulation; EMC macro-model; RTL simulation; FPGA; cryptographic device; NOISE;
D O I
10.1587/transcom.2020EBP3015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Side-channel (SC) leakage from a cryptographic device chip is simulated as the dynamic current flowing out of the chip. When evaluating the simulated current, an evaluation by comparison with an actual measurement is essential; however, it is difficult to compare them directly. This is because a measured waveform is typically the output voltage of probe placed at the observation position outside the chip, and the actual dynamic current is modified by several transfer impedances. Therefore, in this paper, the probe voltage is converted into the dynamic current by using an EMC macro-model of a cryptographic device being evaluated. This paper shows that both the amplitude and the SC analysis (correlation power analysis and measurements to disclosure) results of the simulated dynamic current were evaluated appropriately by using the EMC macro-model. An evaluation confirms that the shape of the simulated current matches the measured one; moreover, the SC analysis results agreed with the measured ones well. On the basis of the results, it is confirmed that a register-transfer level (RTL) simulation of the dynamic current gives a reasonable estimation of SC traces.
引用
收藏
页码:178 / 186
页数:9
相关论文
共 50 条
  • [21] Improving Side-channel Leakage Assessment Using Pre-silicon Leakage Models
    Shanmugam, Dillibabu
    Schaumont, Patrick
    CONSTRUCTIVE SIDE-CHANNEL ANALYSIS AND SECURE DESIGN, COSADE 2023, 2023, 13979 : 105 - 124
  • [22] Silicon-correlated Simulation Methodology of EM Side-channel Leakage Analysis
    Monta, Kazuki
    Lin, Lang
    Wen, Jimin
    Shrivastav, Harsh
    Chow, Calvin
    Chen, Hua
    Geada, Joao
    Chowdhury, Sreeja
    Pundir, Nitin
    Chang, Norman
    Nagata, Makoto
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2023, 19 (01)
  • [23] A Study on Evaluation Board Requirements for Assessing Vulnerability of Cryptographic Modules to Side-Channel Attacks
    Iokibe, Kengo
    Kan, Tomonobu
    Toyota, Yoshitaka
    2020 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND SIGNAL & POWER INTEGRITY VIRTUAL SYMPOSIUM(IEEE EMC+SIPI), 2020, : 528 - 531
  • [24] Implementation of Disassembler on Microcontroller Using Side-Channel Power Consumption Leakage
    Bae, Daehyeon
    Ha, Jaecheol
    SENSORS, 2022, 22 (15)
  • [25] Leakage Evaluation on Power Balance Countermeasure Against Side-Channel Attack on FPGAs
    Fang, Xin
    Luo, Pei
    Fei, Yunsi
    Leeser, Miriam
    2015 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2015,
  • [26] Confident Leakage Assessment - A Side-Channel Evaluation Framework based on Confidence Intervals
    Bache, Florian
    Plump, Christina
    Gueneysu, Tim
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1117 - 1122
  • [27] Evaluation Criterion of Side-Channel Countermeasures for Elliptic Curve Cryptography Devices
    Chen, Tingding
    Li, Huiyun
    Wu, Keke
    Yu, Fengqi
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, 2009, : 155 - 158
  • [28] Design and Simulation of Reversible Logic Gate Using HCS Macro-Model
    Chowdhury Kolay, Snigdha
    Chatterjee, Amrita
    Chattopadhyay, Subrata
    Memories - Materials, Devices, Circuits and Systems, 2024, 8
  • [29] A Study for Improving Signal-to-Noise Ratio Measurement Method in Side-Channel Information Leakage of Cryptographic Hardware
    Iokibe, Kengo
    Himuro, Masaki
    Toyota, Yoshitaka
    2022 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY, EMCSI, 2022, : 294 - 298
  • [30] Hide and Seek: Using Occlusion Techniques for Side-Channel Leakage Attribution in CNNs An Evaluation of the ASCAD Databases
    Schamberger, Thomas
    Egger, Maximilian
    Tebelmann, Lars
    APPLIED CRYPTOGRAPHY AND NETWORK SECURITY WORKSHOPS, ACNS 2023 SATELLITE WORKSHOPS, ADSC 2023, AIBLOCK 2023, AIHWS 2023, AIOTS 2023, CIMSS 2023, CLOUD S&P 2023, SCI 2023, SECMT 2023, SIMLA 2023, 2023, 13907 : 139 - 158