A 3-D Cache With Ultra-Wide Data Bus for 3-D Processor-Memory Integration

被引:13
|
作者
Zia, Aamir [1 ,2 ]
Jacob, Philip [1 ,2 ]
Kim, Jin-Woo [1 ,2 ]
Chu, Michael [1 ,2 ]
Kraft, Russell P. [1 ,2 ]
McDonald, John F. [1 ,2 ]
机构
[1] Rensselaer Polytech Inst, Dept Elect Comp & Syst Engn, Troy, NY 12180 USA
[2] Rensselaer Polytech Inst, Ctr Integrated Elect, Troy, NY 12180 USA
关键词
3-D integration; cache architecture; data bus; FD-SOI; SRAM; PERFORMANCE; TECHNOLOGY; FUTURE; DESIGN; SOI;
D O I
10.1109/TVLSI.2009.2017750
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Slow cache memory systems and low memory bandwidth present a major bottleneck in performance of modern microprocessors. 3-D integration of processor and memory subsystems provides a means to realize a wide data bus that could provide a high bandwidth and lowlatency on-chip cache. This paper presents a three-tier, 3-D 192-kB cache for a 3-D processor-memory stack. The chip is designed and fabricated in a 0.18 mu m fully depleted SOI CMOS process. An ultra wide data bus for connecting the 3-D cache with the microprocessor is implemented using dense vertical vias between the stacked wafers. The fabricated cache operates at 500 MHz and achieves up to 96 GB/s aggregate bandwidth at the output.
引用
收藏
页码:967 / 977
页数:11
相关论文
共 50 条
  • [21] Memory for 3-D objects
    Gomez, Pablo
    CANADIAN JOURNAL OF EXPERIMENTAL PSYCHOLOGY-REVUE CANADIENNE DE PSYCHOLOGIE EXPERIMENTALE, 2008, 62 (04): : 272 - 272
  • [22] VISUALIZATION OF 3-D EMPIRICAL-DATA - THE VOXEL PROCESSOR
    HUISKAMP, W
    ELGERSHUIZEN, PM
    LANGENKAMP, AAJ
    VANLIESHOUT, PLJ
    APPLYING TRANSPUTER BASED PARALLEL MACHINES ( OUG 10 ), 1989, : 82 - 94
  • [23] Design space exploration for 3-D cache
    Tsai, Yuh-Fang
    Wang, Feng
    Xie, Yuan
    Vijaykrishnan, Narayanan
    Irwin, Mary Jane
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (04) : 444 - 455
  • [24] DESIGNING A 4-PROCESSOR DSP MCM WITH 3-D MEMORY
    DROBAC, S
    COMPUTER DESIGN, 1994, 33 (03): : 77 - &
  • [25] A Resilient 3-D Stacked Multicore Processor Fabricated Using Die-level 3-D Integration and Backside TSV Technologies
    Lee, K-W.
    Hashimoto, H.
    Onishi, M.
    Sato, Y.
    Murugesan, M.
    Bea, J-C
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 304 - 308
  • [26] Wide viewing angle floating 3-D display system (with no 3-D glasses)
    Dolgoff, G
    PROJECTION DISPLAYS IV, 1998, 3296 : 186 - 190
  • [27] TAYRA 3-D graphics raster processor
    Univ of Sussex, Brighton, United Kingdom
    Comput Graphics (Pergamon), 2 (129-142):
  • [28] It is 3-D imaging - No more imagining the era of 3-D CT urogram, 3-D angiogram, 3-D urethrogram
    Yachia, D
    Rub, R
    Jolkowski, E
    Karatas, B
    Erlich, N
    Soimu, U
    Bartal, G
    JOURNAL OF UROLOGY, 2004, 171 (04): : 510 - 510
  • [29] A NEW PROCESSOR WITH 3-D GRAPHICS CAPABILITIES
    GRIMES, J
    KOHN, L
    NCGA 89 CONFERENCE PROCEEDINGS, VOLS 1-3, 1989, : A275 - A284
  • [30] The TAYRA 3-D Graphics Raster Processor
    White, M
    Bassett, M
    Latimer, D
    McCann, S
    Makris, A
    Waller, M
    Dunnett, G
    Binder, J
    Lister, P
    COMPUTERS & GRAPHICS, 1997, 21 (02) : 129 - 142