A 3-D Cache With Ultra-Wide Data Bus for 3-D Processor-Memory Integration

被引:13
|
作者
Zia, Aamir [1 ,2 ]
Jacob, Philip [1 ,2 ]
Kim, Jin-Woo [1 ,2 ]
Chu, Michael [1 ,2 ]
Kraft, Russell P. [1 ,2 ]
McDonald, John F. [1 ,2 ]
机构
[1] Rensselaer Polytech Inst, Dept Elect Comp & Syst Engn, Troy, NY 12180 USA
[2] Rensselaer Polytech Inst, Ctr Integrated Elect, Troy, NY 12180 USA
关键词
3-D integration; cache architecture; data bus; FD-SOI; SRAM; PERFORMANCE; TECHNOLOGY; FUTURE; DESIGN; SOI;
D O I
10.1109/TVLSI.2009.2017750
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Slow cache memory systems and low memory bandwidth present a major bottleneck in performance of modern microprocessors. 3-D integration of processor and memory subsystems provides a means to realize a wide data bus that could provide a high bandwidth and lowlatency on-chip cache. This paper presents a three-tier, 3-D 192-kB cache for a 3-D processor-memory stack. The chip is designed and fabricated in a 0.18 mu m fully depleted SOI CMOS process. An ultra wide data bus for connecting the 3-D cache with the microprocessor is implemented using dense vertical vias between the stacked wafers. The fabricated cache operates at 500 MHz and achieves up to 96 GB/s aggregate bandwidth at the output.
引用
收藏
页码:967 / 977
页数:11
相关论文
共 50 条
  • [11] 3-D OR NOT 3-D
    KERBEL, M
    FILM COMMENT, 1980, 16 (06) : 11 - 20
  • [12] 3-D OR NOT 3-D
    Kehr, Dave
    FILM COMMENT, 2010, 46 (01) : 60 - 67
  • [13] Runtime 3-D Stacked Cache Data Management for Energy Minimization of 3-D Chip-Multiprocessors
    Lee, Seunghan
    Kang, Kyungsu
    Jung, Jongpil
    Kyung, Chong-Min
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 197 - +
  • [14] 3-D or not 3-D
    Powell, A
    JOM-JOURNAL OF THE MINERALS METALS & MATERIALS SOCIETY, 2002, 54 (01): : 22 - 24
  • [15] 3-D surface integration in structured light 3-D scanning
    Long, Xi
    Zhong, Yuexian
    Li, Renju
    You, Zhifu
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2002, 42 (04): : 477 - 480
  • [16] Ultra-wide bandwidth channel analysis in time domain using 3-D ray tracing
    Zhang, YW
    2004 HIGH FREQUENCY POSTGRADUATE STUDENT COLLOQUIUM, 2004, : 189 - 194
  • [17] Monolithic 3-D Integration
    Bishop, Mindy D.
    Wong, H-S. Philip
    Mitra, Subhasish
    Shulaker, Max M.
    IEEE MICRO, 2019, 39 (06) : 16 - 27
  • [18] TO 3-D OR NOT TO 3-D ... - THAT IS THE QUESTION
    GILBERT, B
    TAPPI JOURNAL, 1994, 77 (09): : 49 - 50
  • [19] Sustaining the Silicon Revolution from 3-D Transistors to 3-D Integration
    Liu, Tsu-Jae King
    Zheng, Peng
    Connelly, Daniel
    Kato, Kimihiko
    Nguyen, Robert
    Qian, Chuang
    Peschot, Alexis
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [20] 3-D OPTICAL MEMORY
    WILSON, J
    ELECTRONICS & WIRELESS WORLD, 1987, 93 (1613): : 308 - 308