Carrier Mobility Variation Induced by the Substrate Bias in Ω-gate SOI Nanowire MOSFETs

被引:0
|
作者
Bergamaschi, F. E. [1 ]
Ribeiro, T. A. [1 ]
Paz, B. C. [2 ]
de Souza, M. [1 ]
Barraud, S. [2 ]
Casse, M. [2 ]
Vinet, M. [2 ]
Faynot, O. [2 ]
Pavanello, M. A. [1 ]
机构
[1] Ctr Univ FEI, Elect Engn Dept, Sao Bernardo Do Campo, Brazil
[2] CEA Leti Minatec, SCME LCTE, Dept Composants Silicium, Grenoble, France
基金
巴西圣保罗研究基金会;
关键词
mobility; substrate bias; nanowire; SOI MOSFET;
D O I
10.1109/S3S46989.2019.9320726
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, an experimental analysis on the carrier mobility of p- and n-type Omega-gate SOI nanowire MOS transistors with different fin widths is done by varying substrate bias. Y-function method was used to extract mobility and its degradation coefficients. Differently from previously reported data from pMOS transistors, in which carrier mobility degrades with substrate bias increase, an improvement in carrier mobility is verified for n-type devices when back bias is increased from negative voltages up to 10V. However, by raising back bias up to 100V, causes carrier mobility degradation. Three-dimensional simulations confirmed this effect and showed that strong back bias attract the channel to the bottom interface, causing carrier confinement and, thus, increasing scattering mechanisms.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Impact of substrate bias on the mobility of n-type Ω-gate SOI nanowire MOSFETs
    Bergamaschi, Flavio Enrico
    Barraud, Sylvain
    Casse, Mikael
    Vinet, Maud
    Faynot, Olivier
    Paz, Bruna Cardoso
    Pavanelloa, Marcelo Antonio
    2019 34TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO 2019), 2019,
  • [2] Experimental Demonstration of Ω-Gate SOI Nanowire MOS Transistors' Mobility Variation Induced by Substrate Bias
    Bergamaschi, F. E.
    Ribeiro, T. A.
    Paz, B. C.
    de Souza, M.
    Barraud, S.
    Casse, M.
    Vinet, M.
    Faynot, O.
    Pavanello, M. A.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 4022 - 4028
  • [3] Role of the gate in ballistic nanowire SOI MOSFETs
    Mangla, A.
    Sallese, J. -M.
    Sampedro, C.
    Gamiz, F.
    Enz, C.
    SOLID-STATE ELECTRONICS, 2015, 112 : 24 - 28
  • [4] Back bias impact on effective mobility of p-type nanowire SOI MOSFETs
    Paz, Bruna Cardoso
    Casse, Mikael
    Barraud, Sylvain
    Reimbold, Gilles
    Vinet, Maud
    Faynot, Olivier
    Pavanello, Marcelo Antonio
    2018 33RD SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2018,
  • [5] Evaluation of strain-induced mobility variation in TiN metal gate SOI n-MOSFETs
    Guillaume, T
    Mouis, M
    Maîtrejean, S
    Poncet, A
    Vinet, M
    Deleonibus, S
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 393 - 396
  • [6] Subthreshold Characteristic Analysis and Models for Tri-Gate SOI MOSFETs Using Substrate Bias Induced Effects
    Gola, Deepti
    Singh, Balraj
    Tiwari, Pramod Kumar
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 329 - 335
  • [7] Study of carrier transport in strained and unstrained SOI tri-gate and omega-gate silicon nanowire MOSFETs
    Koyama, M.
    Casse, M.
    Coquand, R.
    Barraud, S.
    Vizioz, C.
    Comboroure, C.
    Perreau, P.
    Maffini-Alvaro, V.
    Tabone, C.
    Tosti, L.
    Barnola, S.
    Delaye, V.
    Aussenac, F.
    Ghibaudo, G.
    Iwai, H.
    Reimbold, G.
    SOLID-STATE ELECTRONICS, 2013, 84 : 46 - 52
  • [8] Substrate bias effect linked to parasitic series resistance in multiple-gate SOI MOSFETs
    Rudenko, Tamara
    Kilchytska, Valeria
    Collaert, Nadine
    Jurczak, Malgorzata
    Nazarov, Alexey
    Flandre, Denis
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (09) : 834 - 836
  • [9] On the mobility behavior in highly doped junctionless nanowire SOI MOSFETs
    Rudenko, T.
    Yu, R.
    Barraud, S.
    Cherkaoui, K.
    Razavi, P.
    Fagas, G.
    Nazarov, A. N.
    FUNCTIONAL NANOMATERIALS AND DEVICES VII, 2014, 854 : 35 - +
  • [10] Electron mobility in heavily doped junctionless nanowire SOI MOSFETs
    Rudenko, T.
    Nazarov, A.
    Yu, R.
    Barraud, S.
    Cherkaoui, K.
    Razavi, P.
    Fagas, G.
    MICROELECTRONIC ENGINEERING, 2013, 109 : 326 - 329