Area Efficient Diminished 2n-1 Modulo Adder using Parallel Prefix Adder

被引:0
|
作者
Patel, Beerendra K. [1 ]
Kanungo, Jitendra [1 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
来源
关键词
Parallel Prefix adder; Computer arithmetic; Diminished-1; representation; VLSI IMPLEMENTATION; RESIDUE;
D O I
10.36909/jer.ICAPIE.15073
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Residue Number System has to carry free operation and its various applications like digital signal processing, multimedia, security purpose, and medical perception. Removes of the redundant logic operation require the group carry selection logic which is dependent on Parallel Prefix Adder design. Therefore the logic operation of the preprocessing unit of PPA is simplified form to save logic resources. This modified parallel prefix adder consumes less area as compared to the existing design. In this paper, we propose the parallel architecture based on a parallel prefix tree is helpful for computation at higher speed operation. The reported design consumes 24.1% more area and 26.4% more power compare to THE proposed parallel prefix adder design. The proposed PPA design using modified carry computation algorithm and reported design used diminished-1 modulo 2(n)+1 adder structure is presented. A presented modulo adder design using the proposed parallel prefix adder and improved carry computation used in the previously proposed design. The proposed diminished-1 modulo (2(n) +1) adder design shows a 24.5% saving in area-delay-product (ADP).
引用
收藏
页码:8 / 18
页数:11
相关论文
共 50 条
  • [21] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [22] Fast Modular Multiplication using Parallel Prefix Adder
    Zode, Pravin P.
    Deshmukh, Raghavendra B.
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [23] An Efficient Design of a Parallel Prefix Adder based on QCA Technology
    Touil, Lamjed
    Henchir, Chteoui
    Mtibaa, Abdellatif
    IETE JOURNAL OF RESEARCH, 2023,
  • [24] VLSI design of diminished-one modulo 2n+1 adder using circular carry selection
    Lin, Su-Hon
    Sheu, Ming-Hwa
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (09) : 897 - 901
  • [25] Design and Simulation of Diminished-One Modulo 2n+1 Adder Using Circular Carry Selection
    Singh, Ruchi
    Mishra, R. A.
    WORLD CONGRESS ON ENGINEERING, WCE 2011, VOL II, 2011, : 1515 - 1518
  • [26] A new formulation of fast diminished-one multioperand modulo 2n+1 adder
    Cao, B
    Chang, CH
    Srikanthan, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 656 - 659
  • [27] Design techniques in Carry Select Adder using Parallel prefix adder for improved switching energy
    Sam, Shylu
    Paul, Sam
    Jingle, Diana Jeba
    Paul, Mano
    Anuradha
    Rani, Juliet Sheba
    PRZEGLAD ELEKTROTECHNICZNY, 2021, 97 (05): : 152 - 155
  • [28] A novel hybrid parallel-prefix adder architecture with efficient timing-area characteristic
    Das, Sabyasachi
    Khatri, Sunil P.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 326 - 331
  • [29] Efficient Fused MAC Unit Using Multi-Operand Parallel Prefix Adder
    Abinaya A.
    Maheswari M.
    Radioelectronics and Communications Systems, 2022, 65 (04) : 213 - 220
  • [30] Implementation of 32-bit Area-Efficient Hybrid Modulo 2n+1 Adder and Multiplier
    Asha, G. H.
    Uday, J.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 651 - 658