Digitally Assisted On-Chip Body Bias Tuning Scheme for Ultra Low-Power VLSI Systems

被引:7
|
作者
Okuhara, Hayate [1 ]
Ben Ahmed, Akram [1 ]
Amano, Hideharu [1 ]
机构
[1] Keio Univ, Yokohama, Kanagawa 2230061, Japan
关键词
Ultra low-power designs; near-threshold; body bias control; on-chip; automatic body biasing; system design; DIE VARIABILITY COMPENSATION; UTBB FD-SOI; THRESHOLD-VOLTAGE; ENERGY-EFFICIENCY; SUPPLY VOLTAGE; CORE PROCESSOR; TO-DIE; FREQUENCY; CIRCUITS; CMOS;
D O I
10.1109/TCSI.2018.2811504
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Body bias control is one of the most efficient means to reduce leakage power, adjust process variation, and apply performance boost. However, such control incurs a certain power overhead that has to be reduced, especially in ultra low-power systems. In order to exploit the advantages of body bias control while guaranteeing power efficiency, an on-chip control scheme is required. Conventionally, on-chip body bias control relies on the use of digital-analog converters. However, such analog circuits require a high power supply voltage and an additional power source, resulting in a considerable power overhead and an increased system cost. In this paper, an on-chip "Digitally assisted Automatic Body-bias Tuning" (DART) scheme for ultra low-power systems is proposed and evaluated. The proposed scheme controls the body bias voltage so as to meet the timing constraints of a given target system. Since DABT is based on "Digitally assisted" circuitries, it can decrease the power supply voltage to near-threshold region and, therefore, a significant amount of power overhead can be reduced. The proposed system is fabricated with the 65-nm silicon on thin box (SOTS) process, a fully depleted silicon on insulator technology. We demonstrate that the chip can achieve the expected functionality, even with 0.35 V of power supply voltage, and with only a few micro watts of power overhead. Moreover, the efficiency of the proposed system is evaluated with a MIPS processor, adopted as a case study. According to the obtained evaluation results, the proposed system can enable 80% of leakage reduction while maintaining the frequency required to meet the timing constraints of the adopted target MIPS processor.
引用
收藏
页码:3241 / 3254
页数:14
相关论文
共 50 条
  • [31] Hybrid interconnect network for on-chip low-power clock distribution
    Ding, Q.
    Mak, T.
    ELECTRONICS LETTERS, 2019, 55 (05) : 244 - 245
  • [32] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    ISLPED 09, 2009, : 291 - 294
  • [33] LOW-POWER CMOS/BICMOS DRIVERS AND RECEIVERS FOR ON-CHIP INTERCONNECTS
    BELLAOUAR, A
    ABUKHATER, IS
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) : 696 - 700
  • [34] A Low-Power SerDes for High-Speed On-Chip Networks
    Park, Dongjun
    Yoon, Junsub
    Kim, Jongsun
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 252 - 253
  • [35] Low-Power Reconfigurable Network Architecture for On-Chip Photonic Interconnects
    Artundo, I.
    Heirman, W.
    Debaes, C.
    Loperena, M.
    Van Campenhout, J.
    Thienpont, H.
    2009 17TH IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2009), 2009, : 163 - +
  • [36] On-chip voltage down converter for low-power digital system
    Jou, SJ
    Chen, TS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (05): : 617 - 625
  • [37] Low-power crosstalk avoidance encoding for on-chip data buses
    Zhang, Qingli
    Wang, Jinxiang
    Ye, Yizheng
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1611 - +
  • [38] Low-power and Real-time Computer Vision On-chip
    Pang, Wei
    Huang, Hantao
    An, Fengwei
    Yu, Hao
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 43 - 44
  • [39] A low-power 256-Mb SDRAM with an on-chip thermometer and biased reference line sensing scheme
    Kim, JP
    Yang, W
    Tan, HY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 329 - 337
  • [40] An on-chip interpolation based readout scheme for low-power, high-speed CMOS image sensors
    Kaur, Amandeep
    Mishra, Deepak
    Sarkar, Mukul
    2018 IEEE SENSORS, 2018, : 633 - 636